Pages 1 to 37 # INTEGRATED CIRCUITS, MONOLITHIC, CMOS SILICON ON SAPPHIRE, 3.5GHZ DELTA-SIGMA MODULATED FRACTIONAL-N PLL FREQUENCY SYNTHESIXER # **BASED ON TYPE PE33632** ESCC Detail Specification No. 9202/077 # ESCC Detail Specification No. 9202/077 PAGE 3 ISSUE \ 2 # **DOCUMENTATION CHANGE NOTICE** (Refer to https://escies.org for ESCC DCR content) | DCR No. | CHANGE DESC | RIPTION | | |---------|---------------|--------------------------------------------------------------|------| | tba | Specification | upissued to incorporate editorial and technoical changes per | DCR. | | Pin<br>No. | Pin Name | Pin Type | Pin<br>Standard | Valid Mode | Description | |------------|-----------------|----------|------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 48 | FIN | Input | RF | Both | Prescaler complementary input. A bypass capacitor should be placed as close as possible to this pin and be connected in series with a $50\Omega$ resistor directly to the ground plane. | | 49 | V <sub>SS</sub> | Ground | - | - | V <sub>SS</sub> | | 50 | CEXT | Output | CMOS<br>(high<br>resistance) | Both | Logical "NAND" of PD_U and PD_D terminated through an on-chip, $2k\Omega$ series resistor. Connecting Cext to an external capacitor will low pass filter the input to the inverting amplifier used for driving LD. | | 51 | LD | Output | Open<br>Drain | Both | Lock detect and open drain logical inversion of Cext. When the loop is in lock, LD is high impedance, otherwise LD is a logic "low" ("0"). | | 52 | DOUT | Output | CMOS<br>(low<br>current) | Both | Data Out function, enabled in enhancement mode. | | 53 | V <sub>DD</sub> | Power | - | - | Output driver V <sub>DD</sub> (Note 1). | | 54 | V <sub>SS</sub> | Ground | - | - | V <sub>SS</sub> | | 55 | PD_D | Output | CMOS | Both | PD_D pulses down when $f_p$ leads $f_c$ . | | 56 | NC | - | - | - | Not Connected. | | 57 | PD_U | Output | CMOS | Both | PD_U pulses down when f <sub>c</sub> leads f <sub>p</sub> . | | 58 | V <sub>SS</sub> | Ground | - | - | V <sub>SS</sub> | | 59 | $V_{DD}$ | Power | - | - | Output driver V <sub>DD</sub> (Note 1). | | 60 | V <sub>DD</sub> | Power | - | - | Phase detector V <sub>DD</sub> (Note 1). | | Top sid | е | | • | | | | 61 | V <sub>SS</sub> | Ground | - | - | V <sub>SS</sub> | | 62 | FR | Input | CMOS | Both | Reference frequency input. | | 63 | V <sub>DD</sub> | Power | - | - | Reference V <sub>DD</sub> (Note 1). | | 64 | V <sub>DD</sub> | Power | - | - | Digital core V <sub>DD</sub> (Note 1). | | 65 | ENH | Input | CMOS | Both | Enhancement mode. When asserted "low" ("0"), enhancement register between are functional. | | 66 | NC | - | _ | - | Not Connected. | | 67 | MS2_SEL | Input | CMOS | Both | MASH 1-1 select. "high" selects MASH 1-1 mode, "low" selects the MASH 1-1-1 mode. | ESCC Detail Specification No. 9202/077 | Pin<br>No. | Pin Name | Pin Type | Pin<br>Standard | Valid Mode | | Description | |------------|----------|----------|-----------------|------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 68 | RAND_EN | Input | CMOS | Both | enables the<br>equivalent t<br>for the LSB<br>offset as a r | SB toggle enable. "high" toggling of LSB. This is to having an additional bit of K register. The frequency result of enabling this bit is Detector comparison 2 <sup>19</sup> . | #### NOTES: - 1. All $V_{DD}$ pins are connected by diodes and must be supplied with the same positive voltage level. - 2. All digital input pins (i.e. CMOS inputs of Group 1 below) have a $70k\Omega$ pull-down resistor to ground. The table below describes the pin groups to be tested. | Group No. | Туре | Total No.<br>of Pins | Pin Numbers | |-----------|-----------------------------|----------------------|-------------------------------------------| | 1 | CMOS Input with Pull-down | 42 | 1 to 8, 11 to 26, 29 to 43, 65, 67 and 68 | | 2 | CMOS Input | 1 | 62 (FR) | | 3 | RF Input | 2 | 47 (FIN) and 48 (FIN) | | 4 | High Current CMOS Output | 2 | 55 (PD_D) and 57 (PD_U) | | 5 | Low Current CMOS Output | 1 | 52 (DOUT) | | 6 | High Resistance CMOS Output | 1 | 50 (C(X)) upper case | | 7 | Open Drain Output | 1 | 51 (LD) | | 8 | Power | 9 | 10, 27, 44, 46, 53, 59, 60, 63 and 64 | | 9 | Ground | 7 | 9, 28, 45, 49, 54, 58 and 61 | # 1.10 FUNCTIONAL DESCRIPTION # 1.10.1 Overview The PE33632 consists of a prescaler, several counters, an 18-bit delta-sigma modulator (DSM) and a phase detector. The dual modulus prescaler divides the VCO frequency by either 10 or 11, depending on the value of the modulus select. Counters "R" and "M" divide the reference and prescaler outputs, respectively, by the integer values stored in a 20-bit register. An additional counter ("A") is used in the modulus select logic. The DSM modulates the A Counter outputs in order to achieve the desired fractional step. The phase-frequency detector generates up and down frequency control signals. Data is written into the internal registers via a three-wire serial bus. There are also various operational and test modes and a lock detect output. ## 1.10.2 Main Counter Chain # 1.10.2.1 Normal Operating Mode Setting the $\overline{PRE\_EN}$ control bit "low" enables the $\div 10/11$ prescaler. The main counter chain then divides the RF input frequency (f<sub>in</sub>) by an integer or fractional number derived from the values in the "M", "A" Counters and the DSM input word K. The accumulator size is 18-bit, so the fractional value is fixed from the ratio K/2<sup>18</sup>. There is an additional bit in the DSM that acts like an extra bit (19th bit). This bit is enabled by asserting the pin RAND\_EN to "high". Enabling this bit has the benefit of reducing the spurious levels. However, a small frequency offset will occur. This positive frequency offset is calculated with the following equation: $$f_{offset} = (f_r/(R+1))/2^{19}$$ (1) All of the following equations do not take into account this frequency offset. If this offset is important to a specific frequency plan, appropriate account needs to be taken. In the normal mode, the output from the main counter chain $(f_p)$ is related to the VCO frequency $(f_{in})$ by the following equation: $$f_p = f_{in}/[10 \times (M+1) + A + K/2^{18}]$$ (2) Where $$A \le M + 1$$ , $1 \le M \le 511$ When the loop is locked, $f_{in}$ is related to the reference frequency $(f_r)$ by the following equation: $$f_{in} = [10 \times (M+1) + A + K/2^{18}] \times (f_{in}(R+1))$$ (3) Where $$A \le M + 1$$ , $1 \le M \le 511$ A consequence of the upper limit on A is that $f_{in}$ must be greater than or equal to 90 x ( $f_r$ / (R + 1)) to obtain contiguous channels. The A Counter can accept values as high as 15, but in typical operation it will cycle from 0 to 9 between increments in M. Programming the M Counter with the minimum allowed value of "1" will result in a minimum M Counter divide ratio of "2". #### 1.10.2.2 Prescaler Bypass Mode Setting the frequency control register bit $\overline{PRE\_EN}$ bigh" allows $f_{in}$ to bypass the $\div 10/11$ prescaler. In this mode, the prescaler and A Counter are powered down, and the input VCO frequency is divided by the M Counter directly. The following equation relates $f_{in}$ to the reference frequency ( $f_r$ ): $$f_{in} = (M + 1) \times (f_r/(R + 1))$$ (4) Where $1 \le M \le 511$ In this mode, neither the A Counter nor the K Counter is used and therefore only integer-N operation is possible. # **Enhancement Register Programming** | Interface<br>Mode | ENH | Reserved | Reserved | FP<br>Output | Power<br>Down | Counter<br>Load | MSEL<br>Output | FC<br>Output | LD<br>Disable | |-------------------|-----|----------------|----------------|----------------|----------------|-----------------|----------------|----------------|----------------| | Serial (2) | 0 | B <sub>0</sub> | B <sub>1</sub> | B <sub>2</sub> | В <sub>3</sub> | B <sub>4</sub> | B <sub>5</sub> | В <sub>6</sub> | В <sub>7</sub> | ↑MSB (first in) LSB (last in) 1 ### **NOTES:** - 1. Serial data clocked serially on SCLK rising edge while E\_WR "low" and captured in secondary register on S\_WR rising edge. - Serial data clocked serially on SCLK rising edge while E\_WR "high" and captured in double buffer on E\_WR falling edge. # 1.10.4.3 Enhancement Register The functions of the enhancement register bits are shown below with all bits active "high". | Bit Number | Bit Function | Description | |------------|--------------|-----------------------------------------------------------------------------------------------| | 0 | Reserved | Reserve bit - program to 0. | | 1 | Reserved | Reserve bit - program to 0. | | 2 | FP Output | Drives the M Counter output onto the DOUT output. | | 3 | Power Down | Power down of all functions except programming interface. | | 4 | Counter Load | Immediate and continuous load of counter programming. | | 5 | MSEL Output | Drives the internal dual modulus prescaler modulus select (MSEL) output onto the DOUT output. | | 6 | FC Output | Drives the reference counter output onto the DOUT output. | | 7 | LD Disable | Disables the LD pin for quieter operation. | # 1.10.5 Phase Detector The phase detector is triggered by rising edges from the main Counter ( $f_p$ ) and the reference Counter ( $f_c$ ). It has two outputs, namely PD\_U and PD\_D. If the divided VCO leads the divided reference in phase or frequency ( $f_p$ leads $f_c$ ), PD\_D pulses "low". If the divided reference leads the divided VCO in phase or frequency ( $f_c$ leads $f_p$ ), PD\_U pulses "low". The width of either pulse is directly proportional to phase offset between the two input signals, $f_p$ and $f_c$ . For the UP and DOWN mode, PD\_U and PD\_D drive an active loop filter which controls the VCO tune voltage. The phase detector gain is equal to $V_{DD}/2\pi$ . PD\_U pulses cause an increase in VCO frequency and PD\_D pulses cause a decrease in VCO frequency, for a positive Kv VCO. A "lock detect" output, LD, is also provided via the pin Cext Cext is the logical "NAND" of PD\_U and PD\_D waveforms, which is driven through a serial $2k\Omega$ resistor. Connecting Cext to an external shunt capacitor provides low pass filtering of this signal. Cext also drives the input of an internal inverting comparator with an open drain output. Thus LD is an "AND" function of PD\_U and PD\_D. # ESCC Detail Specification No. 9202/077 | Characteristics | Symbols | MIL-STD-883 | Test Conditions | Lin | nits | Units | |---------------------------------------------------------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------| | | | Test Method | | Min | Max | | | Dynamic Supply<br>Current with<br>Prescaler | IDDOPENA | 3005 | $\begin{split} &V_{DD}{=}3.45\text{V}, V_{SS}{=}0\text{V} \\ &V_{IH}{=}3.45\text{V}, V_{IL}{=}0\text{V} \\ &(\text{Pin Groups 1 to 3}) \\ &V_{OH}{=}1.8\text{V}, V_{OL}{=}1.3\text{V} \\ &I_{OL}{=}I_{OH}{=}0\text{A} (\text{Pin Groups 4 to 6}) \\ &I_{OL}{=}{-}1\text{mA} (\text{Pin Group 7}) \\ &C_{LOAD}{<}62\text{pF} \\ &\text{Use pattern} \\ &\textit{main\_pattern@} 10\text{MHz} \\ &\text{Loop from first to last} \\ &\text{vector} \\ &\text{Note 2} \end{split}$ | 20 | 45 | mA | | Dynamic Supply<br>Current without<br>Prescaler | IDDOPDIS | 3005 | $\begin{split} &V_{DD}{=}3.45\text{V}, V_{SS}{=}0\text{V} \\ &V_{IH}{=}3.45\text{V}, V_{IL}{=}0\text{V} \\ &(\text{Pin Groups 1 to 3}) \\ &V_{OH}{=}1.8\text{V}, V_{OL}{=}1.3\text{V} \\ &I_{OL}{=}I_{OH}{=}0\text{A (Pin Groups 4 to 6}) \\ &I_{OL}{=}{-}1\text{mA (Pin Group 7}) \\ &C_{LOAD}{<}62\text{pF} \\ &U\text{se pattern} \\ &\textit{main\_pattern@}10\text{MHz} \\ &Loop \text{from first to last} \\ &\text{vector} \\ &\text{Note 2} \end{split}$ | 8 | 20 | mA | | Functional Test,<br>Typical Voltage<br>(Relaxed Limits) | - | 3014 | V <sub>DD</sub> =3.3V, V <sub>SS</sub> =0V<br>V <sub>IH</sub> =3.3V, V <sub>IL</sub> =0V (Pin<br>Groups 1 to 3)<br>V <sub>OH</sub> =1.8V, V <sub>OL</sub> =1.3V<br>I <sub>OL</sub> =I <sub>OH</sub> =0A (Pin Groups 4<br>to 6)<br>I <sub>OL</sub> =VOA (Pin Group 7)<br>C <sub>LOAD</sub> 62pF<br>Use patterns main_pattern<br>(between labels "main_st"<br>and "end_u_d") and<br>dsm_p1 @ 10MHz<br>Note 4 | Go/N | loGo | - | | Characteristics | Symbols | MIL-STD-883 | Test Conditions | Lin | nits | Units | |----------------------------------------------------------------------------------------------------------|---------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------| | | | Test Method | | Min | Max | | | CMOS Output<br>Voltage, High<br>Level<br>(High Current<br>Buffer at Minimum<br>V <sub>DD</sub> ) | V <sub>ОН1_</sub> н | 3006 | Pin Group 4<br>V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>I <sub>OH</sub> =3mA<br>Use pattern <i>main_pattern</i><br>Note 6 | 2.25 | - | V | | CMOS Output<br>Voltage, High<br>Level<br>(Low Current<br>Buffer at Minimum<br>V <sub>DD</sub> ) | V <sub>OH1_L</sub> | 3006 | Pin Group 5<br>V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>I <sub>OH</sub> =200μA<br>Use pattern <i>main_pattern</i><br>Note 6 | 2.25 | - | V | | CMOS Output<br>Voltage, High<br>Level<br>(Buffer with Serial<br>Resistor at<br>Minimum V <sub>DD</sub> ) | V <sub>OH1_R</sub> | 3006 | Pin Group 6<br>V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>I <sub>OH</sub> =100μA<br>Use pattern <i>main_pattern</i><br>Note 6 | 2.25 | - | V | | CMOS Output<br>Voltage, High<br>Level<br>(High Current<br>Buffer at<br>Maximum V <sub>DD</sub> ) | V <sub>OH2</sub> H | 3006 | Pin Group 4 V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V I <sub>OH</sub> =3mA Use pattern main_pattern Note 6 | 3.05 | - | V | | CMOS Output<br>Voltage, High<br>Level<br>(Low Current<br>Buffer at<br>Maximum V <sub>DD</sub> ) | V <sub>OH2_L</sub> | 3006 | Pin Group 5<br>V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V<br>I <sub>OH</sub> =200μA<br>Use pattern <i>main_pattern</i><br>Note 6 | 3.05 | ī | V | | CMOS Output<br>Voltage, High<br>Level<br>(Buffer with Serial<br>Resistor at<br>Maximum V <sub>DD</sub> ) | V <sub>OH2_R</sub> | 3006 | Pin Group 6<br>V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V<br>I <sub>OH</sub> =100μA<br>Use pattern <i>main_pattern</i><br>Note 6 | 3.05 | - | V | | CMOS Input<br>Leakage Current,<br>Low Level (with<br>Pull-down) | I <sub>IL_PD</sub> | 3009 | Pin Group 1<br>V <sub>DD</sub> =3.45V<br>V <sub>SS</sub> =0V<br>V <sub>IN</sub> (Under Test)=0V<br>V <sub>IN</sub> (Remaining<br>Inputs)=3.45V | -250 | 250 | nA | | CMOS Input<br>Leakage Current,<br>Low Level | I <sub>IL</sub> | 3009 | Pin Group 2<br>V <sub>DD</sub> =3.45V<br>V <sub>SS</sub> =0V<br>V <sub>IN</sub> (Under Test)=0V<br>V <sub>IN</sub> (Remaining<br>Inputs)=3.45V | -15 | -50 | ) µА | | Characteristics | Symbols | MIL-STD-883 | Test Conditions | Lir | nits | Units | |----------------------------------------------------------------------------|--------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------|-------| | | | Test Method | | Min | Max | | | CMOS Input<br>Leakage Current,<br>High Level (with<br>Pull-down) | I <sub>IH_PD</sub> | 3010 | Pin Group 1 V <sub>DD</sub> =3.45V V <sub>SS</sub> =0V V <sub>IN</sub> (Under Test)=0V V <sub>IN</sub> (Remaining Inputs)=3845.W 0V | 30 | 75 | μА | | CMOS Input<br>Leakage Current,<br>High Level | lін | 3010 | Pin Group 2 V <sub>DD</sub> =3.45V V <sub>SS</sub> =0V 3.45 V <sub>IN</sub> (Under Test)=0V V <sub>IN</sub> (Remaining Inputs) = 3.45W 0V | \$50<br>15 | <b>11.50</b> | μА | | High-Impedance<br>Output Leakage<br>Current, High<br>Level | I <sub>OZH</sub> | 3021 | Pin Group 7 V <sub>DD</sub> =3.45V, V <sub>SS</sub> =0V V <sub>OUT</sub> =3.45V Use pattern main_pattern, stop at label "llzhh" Note 7 | - | 10 | μА | | Serial Clock<br>Minimum Pulse<br>Width High<br>(Minimum V <sub>DD</sub> ) | <sup>t</sup> CLKH1 | 3003 | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From posedge SCLK (↑<br>#35) to negedge SCLK (↓<br>#35)<br>Use pattern <i>main_pattern</i><br>Note 10 | - | 30 | ns | | Serial Clock<br>Minimum Pulse<br>Width Low<br>(Minimum V <sub>DD</sub> ) | <sup>†</sup> CLKL1 | 3003 | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From negedge SCLK (↓<br>#35) to posedge SCLK (↑<br>#35)<br>Use pattern <i>main_pattern</i><br>Note 10 | - | 30 | ns | | Serial Data to<br>Serial Clock Setup<br>Time (Minimum<br>V <sub>DD</sub> ) | t <sub>DSU1</sub> | 3003 | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From any edge of SDATA<br>(#34) to posedge SCLK (↑<br>#35)<br>Use pattern <i>main_pattern</i><br>Note 10 | - | 10 | ns | | Serial Data to<br>Serial Clock Hold<br>Time (Minimum<br>V <sub>DD</sub> ) | <sup>t</sup> DH1 | 3003 | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From posedge SCLK (↑<br>#35) to any edge of<br>SDATA (#34)<br>Use pattern <i>main_pattern</i><br>Note 10 | - | 10 | ns | | Serial Load<br>Minimum Pulse<br>Width High<br>(Minimum V <sub>DD</sub> ) | t <sub>PWH1</sub> | 3003 | V <sub>DD</sub> =2.85V, V <sub>SS</sub> =0V<br>From posedge S_WR (↑<br>#33) to negedge S_WR (↓<br>#33)<br>Use pattern <i>main_pattern</i><br>Note 10 | - | 30 | ns | | Characteristics | Symbols | MIL-STD-883 | Test Conditions | Lin | nits | Units | |----------------------------------------------------------------|---------------------|-------------|-------------------------------------------------------|------|------|--------| | | | Test Method | | Min | Max | | | Phase Noise @<br>10kHz Offset,<br>Typical Low V <sub>DD</sub> | PN <sub>10K</sub> 1 | - | V <sub>DD</sub> =3V, V <sub>SS</sub> =0V<br>Note 12 | -107 | -89 | dBc/Hz | | Phase Noise @<br>100Hz Offset,<br>Typical High V <sub>DD</sub> | PN <sub>100</sub> 2 | - | V <sub>DD</sub> =3.3V, V <sub>SS</sub> =0V<br>Note 12 | -95 | -83 | dBc/Hz | | Phase Noise @<br>1kHz Offset,<br>Typical High V <sub>DD</sub> | PN <sub>1K</sub> 2 | - | V <sub>DD</sub> =3.3V, V <sub>SS</sub> =0V<br>Note 12 | -101 | -91 | dBc/Hz | | Phase Noise @<br>10kHz Offset,<br>Typical High V <sub>DD</sub> | PN <sub>10K</sub> 2 | - | V <sub>DD</sub> =3.3V, V <sub>SS</sub> =0V<br>Note 12 | -107 | -96 | dBc/Hz | #### NOTES: #### 1. Continuity test Comparison limit value, no measurement value recorded. #### Dynamic current For measurement of the dynamic current, the pattern $main\_pattern$ is used and loops from first to last vector. Instantaneous current is measured and recorded (without any link to a specific vector number). Total combined current for all $V_{DD}$ pins. During the test, outputs are loaded with a capacitive load < 62 pF (tester load) but without active load. Comparators are disabled during this test. #### 3. Quiescent current During quiescent current test, outputs are loaded without active current load but with a capacitive load < 62 pF (tester load). The measurement is performed with the device having been initialised using pattern *mode*, stopped at end of vector labelled *pdwn\_sp*. Total combined current of all V<sub>DD</sub> pins. The measurement accuracy is better than $1\mu A$ . #### 4. Functional test During functional test, outputs are loaded with an active current load (when specified) and a capacitive load < 62 pF (tester load). For the active current load, the threshold load switching is set to $V_{DD}/2$ . Output comparison is performed as "strobe comparison". Strobe is placed 5% before the end of the period. For the open-drain output (i.e. pin 51, LD), comparison to the "High-Impedance" state may be masked for some vectors. # 5. Input voltages During input voltage test, outputs are loaded with an active current load (when specified) and a capacitive load < 62 pF (tester load). For the active current load, the threshold load switching is set to $V_{DD}/2$ . Measurements are performed using the test pattern *main\_pattern* (between the labels "main\_st" and "end\_u\_d"). The pattern is run with increasing or decreasing input voltage value of the pin under test until the first output fails. Remaining pins toggle with nominal input voltages. All the values are tested and recorded for each input. The measurement accuracy is better than 100mV. #### 6. Output voltages Measurements are performed using the test pattern main\_pattern. The device is configured into correct state so that outputs are placed in high or low voltages. Output current is sourced/sinked and the resulting voltage is measured. All the values are tested and recorded for each output. # 7. High impedance leakage current The device is configured into the correct state using the pattern main\_pattern so that the pin under # generators: | Timing<br>Generator | Period<br>(ns) | Pin Group | Delay<br>(ns) | Width<br>(ns) | Comp.<br>Start | Comp.<br>Stop | Format | |---------------------|----------------|---------------------------------------------|---------------|---------------|----------------|---------------|--------| | Number | | | | | (ns) | (ns) | | | 0 | 1000 | 1 to 3 | 0 | - | - | - | NRZ | | | | 4 to 7 | - | - | - | 900 | EDGE | | 1 | 1000 | 1 | 0 | - | - | _ | NRZ | | | | 2 and 3 | 100 | - | | - | NRZ | | | | 4 to 7 | - | - | - | 950 | EDGE | | 2 | 1000 | 1 (except SCLK pin) | 0 | - | - | - | NRZ | | | | SCLK pin | 250 | - | - | - | NRZ | | | | 2 and 3 | 100 | - | - | - | NRZ | | | | 4 to 7 | - | - | - | 950 | EDGE | | 3 | 1000 | 1 | 0 | - | - | - | NRZ | | | | 2 and 3 | 100 | - | - | - | NRZ | | | | 4 to 7 | - | <b>-</b> | - | 950 | EDGE | | 4 | 1000 | 1 | 0 | - | <del>-</del> | - | NRZ | | | | 2 and 3 | 100 | - | _ | - | NRZ | | | | 4 to 7 | - | - | - | 950 | EDGE | | 5 | 100 | 1 (except SCLK pin) | 0 | - | - | - | NRZ | | | | SCLK pin | 25 | - | - | - | NRZ | | | | 2 and 3 | 10 | - | - | - | NRZ | | | | 4 to 7 | - | - | - | 95 | EDGE | | 6 | 1000 | 1 | 0 | - | - | - | NRZ | | | | 2 and 3 | 100 | _ | - | - | NRZ | | | | 4 to 7 | - | - | <u> </u> | 950 | EDGE | | 7 | 1000 | 1 and 2 | 0 | - | - | - | NRZ | | | | 3 | 100 | - | - | - | NRZ | | | | 4 to 7 | - | - | - | 950 | EDGE | | 8 | 1000 | 1 (except S_WR,<br>S_CLK and SDATA<br>pins) | 0 | - | - | - | NRZ | | | | S_WR pin | 600 | - | - | - | NRZ | | | | SCLK pin | 250 | - | - | - | NRZ | | | | SDATA pin | 100 | - | - | - | NRZ | | | | 2 and *(3) | 100 | - | - | - | NRZ | | | | 4 to 7 | - | - | - | 950 | EDGE | | 10 | 1000 | 1 | 0 | - | - | - | NRZ | ISSUE 1, 2 | Timing | Period | Pin Group | Delay | Width | Comp. | Comp. | Format | |-----------|--------|---------------------------------------------|-------|-------|-------|-------|-----------| | Generator | (ns) | | (ns) | (ns) | Start | Stop | 9 8 1 L X | | Number | | | | | (ns) | (ns) | | | | | 2 and 3 | 100 | - | _ | - | NRZ | | | | 4 to 7 | - | - | - | 950 | EDGE | | 11 | 1000 | 1 | 0 | - | - | - | NRZ | | | | 2 and 3 | 100 | - | - | - | NRZ | | | | 4 to 7 | - | - | - | 950 | EDGE | | 12 | | 1 (except E_WR,<br>S_CLK and SDATA<br>pins) | 0 | - | - | - | NRZ | | | | E_WR pin | 100 | - | - | - | NRZ | | | | SCLK pin | 150 | - | - | - | NRZ | | | | SDATA pin | 10 | - | - | - | NRZ | | | | 2 and (4,3) | 100 | - | - | - | NRZ | | | | 4 to 7 | - | _ | _ | 950 | EDGE | # 10. <u>Dynamic measurements</u> Parameters shall be measured and recorded for each dynamic parameter to be tested. The measurement accuracy is better than 0.5ns. # 11. RF measurements The frequency is set to the target frequency and output level at the FIN pin. The resulting output power is measured on DOUT. The measurement accuracy is better than 0.1dB. # 12. Phase Noise measurements The Phase Noise measurements use a "Stack-and-Rack" solution. The parametric test settings are described hereafter: - $f_{IN} = 1920.4 MHz$ - f<sub>r</sub> = 100 MHz (0dBm) - $f_c = 20MHz$ - Loop Bandwidth = 50kHz - Register M = 8 - Register R = 4 - Register A = 6 - Register K = 5243 - Modulus = 10 # 13. Operating current during Phase Noise measurement The parametric test settings are described in Note 12 above. # 2.3.2 <u>High and Low Temperatures Electrical Measurements</u> The measurements shall be performed at $T_{amb}$ =+85 (+0 -5)°C and $T_{amb}$ =- 40(+5-0)°C. The characteristics, test methods, conditions and limits shall be the same as specified for Room Temperature Electrical Measurements, except as follows: ISSUE \ 2 # **NOTES:** - $V_{DD}$ =3.3V, $V_{CC}$ \_VCO=5±0.2V, $+V_{CC}$ \_AMP=5V and $+V_{CC}$ \_AMP=5V. f<sub>r</sub>=40MHz, $V_{P}$ =V<sub>SS</sub> to $V_{DD}$ . 1. - 2. - All resistors have a tolerance of $\pm 1\%$ . All capacitors have a tolerance of $\pm 10\%$ . 4. - TP1, TP2 and TP3 are the Test Probes. 5. - The table below shows how the device shall be serially programmed during Total Dose Radiation 6.