Pages 1 to 27 # TRANSISTORS, MICROWAVE, FIELD EFFECT, LOW NOISE AND GENERAL PURPOSE, GALLIUM ARSENIDE BASED ON TYPES CFY25 AND CFY27 ESCC Detail Specification No. 5613/008 ISSUE 2 July 2003 **PAGE** ISSUE 2 i #### LEGAL DISCLAIMER AND COPYRIGHT European Space Agency, Copyright © 2003. All rights reserved. The European Space Agency disclaims any liability or responsibility, to any person or entity, with respect to any loss or damage caused, or alleged to be caused, directly or indirectly by the use and application of this ESCC publication. This publication, without the $\wp$ rior permission of the European Space Agency and provided that it is not used for a commercial purpose, may be: - copied in whole in any medium without alteration or modification. - copied in part, in any medium, provided that the ESCC document identification, comprising the ESCC symbol, document number and document issue, is removed. PAGE 2 ISSUE 2 # **DOCUMENTATION CHANGE NOTICE** (Refer to https://escies.org for ESCC DCR content) | DCR No. | CHANGE DESCRIPTION | |---------|--------------------------------------------------------------------------------| | 59 | Specification upissued to incorporate editorial and technical changes per DCR. | | | , | | | | | | | | | | | | t . | | | | | | | | | | | | | | | | | | | | | | | | | | | i . | | | | | | | PAGE 3 ISSUE 2 # **TABLE OF CONTENTS** | 1. | GENERAL | Page<br>5 | |----------------|-------------------------------------------------------------------------------------|-----------| | 1.1 | Scope | 5 | | 1.2 | Component Type Variants | 5 | | 1.3 | Maximum Ratings | 5 | | 1.4 | Parameter Derating Information | 5 | | 1.5 | Physical Dimensions | 5 | | 1.6 | Functional Diagram | 5 | | 1.7 | Handling Precautions | 5 | | 2. | APPLICABLE DOCUMENTS | 5 | | 3. | TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS | 10 | | 4. | REQUIREMENTS: | 10 | | 4.1 | General | 10 | | 4.2 | Deviations from Generic Specification | 10 | | 4.2.1 | Deviations from Production Control | 10 | | 4.2.2 | Deviations from Final Production Tests | 11 | | 4.2.3 | Deviations from Burn-in and Electrical Measurements | 11 | | 4.2.4 | Deviations from Qualification Tests | 11 | | 4.2.5 | Deviations from Lot Acceptance Tests | 11 | | 4.3 | Mechanical Requirements | 11 | | 4.3.1 | Dimension Check | 11 | | 4.3.2 | Weight | 11 | | 4.3.3 | Terminal Strength | 12 | | 4.3.4 | Bond Strength | 12 | | 4.3.5 | Die Shear | 12 | | 4.4 | Materials and Finishes | 12 | | 4.4.1 | Case | 12 | | 4.4.2 | Lead Material and Finish | 12 | | 4.5 | Marking | 12 | | 4.5.1 | General | 12 | | 4.5.2 | Terminal Identification | 13 | | 4.5.3 | The ESCC Component Number | 13 | | 4.5.4 | Traceability Information | 13 | | 4.6 | Electrical Measurements | 13 | | 4.6.1 | Electrical Measurements at Room Temperature | 13 | | 4.6.2<br>4.6.3 | Electrical Measurements at High and Low Temperatures | 13 | | 4.0.3<br>4.7 | Circuits for Electrical Measurements Burn-in Tests | 13 | | 4.7<br>4.7.1 | Parameter Drift Values | 13 | | 4.7.1 | | 13 | | 4.7.2 | Conditions for High Temperature Reverse Bias Burn-in Conditions for Power Burn-in | 14 | | 4.7.4 | Electrical Circuit for High Temperature Reverse Bias Burn-in | 14 | | 4.7.5 | Electrical Circuit for Power Burn-in | 14 | | 4.8 | Environmental and Endurance Tests | 14 | | 4.8.1 | Electrical Measurements on Completion of Environmental Tests | 14 | | 4.8.2 | Electrical Measurements at Intermediate Points and on Completion of Endurance Tests | 14 | | 4.8.3 | Conditions for Operating Life Test | 14 | | 4.8.4 | Electrical Circuit for Operating Life Test | 14 | | 4.9 | Total Dose Irradiation Testing | 14 | | 4.10 | Special Testing | 14 | | 7. 10 | Spoolar rooming | 14 | PAGE 4 ISSUE 2 24 | TABL | <u>≣S</u> | Page | |-------|---------------------------------------------------------------------------------------|------| | 1(a) | Type Variants | 6 | | 1(b) | Maximum Ratings | 7 | | 2 | Electrical Measurements at Room Temperature - DC Parameters | 15 | | | Electrical Measurements at Room Temperature - AC Parameters | 16 | | 3 | Electrical Measurements at High Temperature | 17 | | 4 | Parameter Drift Values | 20 | | 5(a) | Conditions for High Temperature Reverse Bias Burn-in | 21 | | 5(b) | Conditions for Power Burn-in and Operating Life Tests | 21 | | 6 | Electrical Measurements at Intermediate Points and on Completion of Endurance Testing | 25 | | 7 | Electrical Measurements During and on Completion of Irradiation Testing | 26 | | FIGUE | <u>RES</u> | | | 1 | Parameter Derating Information | 8 | | 2 | Physical Dimensions | 9 | | 3 | Functional Diagram | 9 | | 4 | Circuits for Electrical Measurements | 18 | | 5 | Electrical Circuit for Burn-in | 22 | | 6 | Bias Conditions for Irradiation Testing | 26 | | APPE | NDICES (Applicable to specific Manufacturers only) | | | 'A' | Agreed Deviations for INFINEON TECHNOLOGIES (D) | 24 | PAGE ISSUE 2 5 #### 1. **GENERAL** #### 1.1 SCOPE This specification details the ratings, physical and electrical characteristics, test and inspection data for a Transistor, Microwave, Field Effect, Low Noise and General Purpose, Gallium Arsenide, based on Types CFY25 and CFY27. It shall be read in conjunction with ESCC Generic Specification No. 5010, the requirements of which are supplemented herein. #### 1.2 COMPONENT TYPE VARIANTS Variants of the basic type components specified herein, which are also covered by this specification, are given in Table 1(a). #### 1.3 MAXIMUM RATINGS The maximum ratings, which shall not be exceeded at any time during use or storage, applicable to the components specified herein, are as scheduled in Table 1(b). #### 1.4 PARAMETER DERATING INFORMATION The derating information applicable to the components specified herein is shown in Figure 1. #### 1.5 PHYSICAL DIMENSIONS The physical dimensions of the components specified herein are shown in Figure 2. #### 1.6 FUNCTIONAL DIAGRAM The functional diagram, showing lead identification of the components specified herein, is shown in Figure 3. #### 1.7 HANDLING PRECAUTIONS These devices are susceptible to damage by electrostatic discharge. Therefore suitable precautions shall be employed for protection during all phases of manufacture, test, packaging, shipping and handling. These components are catagorised as follows:- - (a) Variants 01 and 02 (CFY27) Class 1 with a Minimum Critical Path Failure Voltage of 750V. - (b) Variants 03 to 07 (CFY25) Class 1 with a Minimum Critical Path Failure Voltage of 250V. #### 2. <u>APPLICABLE DOCUMENTS</u> The following documents form part of this specification and shall be read in conjunction with it: - (a) ESCC Generic Specification No. 5010 for Discrete Microwave Semiconductor Components. - (b) MIL-STD-750, Test Methods for Semiconductor Devices. PAGE 6 ISSUE 2 # TABLE 1(a) - TYPE VARIANTS | (1)<br>VARIANT | (2)<br>BASED ON<br>TYPE | (3)<br>CASE | (4)<br>FIGURE | (5)<br>NOISE<br>FIGURE<br>@<br>12GHz<br>NF <sub>min</sub><br>(dB) | (6) ASSOCIATED GAIN @ 12GHz G <sub>a</sub> (dB) | (7)<br>OUTPUT<br>POWER<br>@<br>12 GHz<br>P <sub>-1dB</sub><br>(dB) | (8)<br>LINEAR<br>GAIN<br>@<br>12GHz<br>G <sub>Ip</sub><br>(dB) | (9)<br>LEAD<br>MATERIAL<br>AND FINISH | |----------------|-------------------------|-------------|---------------|-------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------| | 01 | CFY27-38 | Micro-X | 2 | ≤3.8 | ≥7.5 | N/A | N/A | D2 | | 02 | CFY27-P | Micro-X | 2 | N/A | N/A | ≥24.5 | ≥17.5 | D2 | | | | | | | | (Note 1) | (Note 1) | | | 03 | CFY25-20P | Micro-X | 2 | ≤2.1 | ≥8.5 | ≥14.0 | ≥8.5 | D2 | | 04 | CFY25-20 | Micro-X | 2 | ≤2.1 | ≥8.5 | N/A | N/A | D2 | | 05 | CFY25-23P | Micro-X | 2 | ≤2.4 | ≥8.0 | ≥14.0 | ≥8.0 | D2 | | 06 | CFY25-23 | Micro-X | 2 | ≤2.4 | ≥8.0 | N/A | N/A | D2 | | 07 | CFY25-P | Micro-X | 2 | N/A | N/A | ≥14.0 | ≥8.5 | D2 | PAĢE ISSUE 2 7 # TABLE 1(b) - MAXIMUM RATINGS | No. | CHARACTERISTICS | SYMBOL | MAXIMUM RATINGS | UNIT | REMARKS | |-----|------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------|------|---------| | 1 | Drain-Source Voltage<br>Variants 01 and 02<br>Variants 03 to 07 | V <sub>DS</sub> | 9<br>5 | V | - | | 2 | Drain-Gate Voltage<br>Variants 01 and 02<br>Variants 03 to 07 | V <sub>DG</sub> | 11<br>7 | V | | | 3 | Gate-Source Voltage<br>Variants 01 and 02<br>Variants 03 to 07 | V <sub>GS</sub> | -6 to +0.5<br>-5 to +0.5 | V | | | 4 | Drain Current<br>Variants 01 and 02<br>Variants 03 to 07 | l <sub>D</sub> | 385 at V <sub>DS</sub> <2.0V<br>80 at V <sub>DS</sub> <4.1V | mA | Note 1 | | 5 | Operational Gate<br>Current<br>Variants 01 and 02<br>Variants 03 to 07 | I <sub>Go</sub> | 5<br>1.5 | mA | | | 6 | RF Input Power, X-Band<br>Variants 01 and 02<br>Variants 03 to 07 | P <sub>RFin</sub> | 21 at V <sub>DS</sub> ≤5V<br>17 at V <sub>DS</sub> ≤3.5V | dBm | Note 2 | | 7 | Compression Level<br>Variants 01 and 02<br>Variants 03 to 07 | P <sub>c</sub> | 4 at $V_{DS} \le 5V$ , $80mA < I_D < 140mA$<br>4 at $V_{DS} \le 3.5V$ , $15mA < I_D < 30mA$ | dB | Note 2 | | 8 | Power Dissipation<br>Variants 01 and 02<br>Variants 03 to 07 | P <sub>tot</sub> | 770<br>330 | mW | Note 1 | | 9 | Channel Temperature Range | T <sub>ch</sub> | - 65 to +175 | °C | | | 10 | Storage Temperature<br>Range | T <sub>stg</sub> | −65 to +175 | °C | | | 11 | Soldering Temperature | T <sub>sol</sub> | +230 | °C | Note 3 | #### NOTES: - 1. At $T_{case} = +40$ °C. For derating at $T_{case} > +40$ °C, see Figure 1. - 2. Under continuous wave. - 3. Duration 15 seconds maximum for the leads. The same termination shall not be resoldered until 3 minutes have elapsed. PAGE ISSUE 2 8 # **FIGURE 1 - PARAMETER DERATING INFORMATION** Power Dissipation versus Temperature # **NOTES** Thermal Resistance (R<sub>TH(ch-s)</sub>) Variants 01 and 02: 175 °C/W. Variants 03 to 07: 410 °C/W. PAGE ISSUE 2 9 #### FIGURE 2 - PHYSICAL DIMENSIONS | SYMBOL | MILLIM | NOTES | | |----------|--------|-------|-------| | STIVIBUL | MIN. | MAX. | NOTES | | В | 1.68 | 1.88 | | | d | 0.07 | 0.15 | | | d1 | 0.40 | 0.60 | | | d2 | 0.92 | 1.12 | | | ØD | 1.55 | 1.85 | | | E | 0.85 | 1.25 | | | E1 | 0.66 | 0.86 | | | Н | 4.00 | 4.40 | | | S | 0.08 | 0.30 | | #### **FIGURE 3 - FUNCTIONAL DIAGRAM** #### **NOTES:** 1. The gate is marked with a black dot. PAGE 10 ISSUE 2 # 3. TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS For the purpose of this specification, the terms, definitions, abbreviations, symbols and units specified in ESCC Basic Specification No. 21300 shall apply. In addition, the following symbols are used:- D = Drain. G = Gate. G<sub>lp</sub> = Linear (small signal) Gain for Power Matching Condition. G<sub>p</sub> = Power Gain for Power Matching Condition. $g_m$ = Transconductance. $I_D$ = Drain Current. $I_{Dpl, h}$ = $D_{r}$ ain Leakage Current at Pinch-off (I: at low voltages, h: at high voltages). $I_{Dq}$ = $D_{r}$ ain Quiescent Current (Drain Operational Current without RF Excitation). I<sub>DSS</sub> = D<sub>r</sub>ain Saturation Current for Shorted Gate (V<sub>GS</sub> = 0). $I_G$ = Gate Current. I<sub>GO</sub> = Gate DC Current under RF (Gate Operational Mean Current under RF Excitation). I<sub>Gpl, h</sub> = Gate Leakage Current at Pinch-off (I: at low voltages, h: at high voltages). P<sub>c</sub> = Power Gain Compression Level. P<sub>DC</sub> = Dissipated DC Power. P<sub>in</sub> = RF Input Power. P<sub>out</sub> = RF Output Power. $P_{tot}$ = Power Dissipation (= $P_{DC} + P_{in} - P_{out}$ ). $P_{-1dB}$ = Output Power at 1dB Gain Compression. R<sub>D</sub> = External Drain Resistance. R<sub>G</sub> = External Gate Resistance. R<sub>S</sub> = External Source Resistance. R<sub>TH(Ch-s)</sub> = Thermal Resistance, Channel to Soldering Point. R<sub>TH(S-A)</sub> = Thermal Resistance, Soldering Point to Ambient. S = Source. V<sub>DD</sub> = Output Voltage from Drain Power Supply. V<sub>DG</sub> = Drain-Gate Voltage. V<sub>DS</sub> = Drain-Source Voltage. V<sub>GG</sub> = Output Voltage from Gate Power Supply. V<sub>GS</sub> = Gate-Source Voltage. V<sub>GSth</sub> = Gate-Source Threshold Voltage (Turn-on Voltage). V<sub>SS</sub> = Output Voltage from Source Power Supply (Ground). #### 4. **REQUIREMENTS** #### 4.1 GENERAL The complete requirements for procurement of the components specified herein shall be as stated in this specification and ESCC Generic Specification No. 5010 for Discrete Microwave Semiconductor Components. Deviations from the Generic Specification applicable to this specification only, are listed in Para. 4.2. Deviations from the applicable Generic Specification and this Detail Specification, formally agreed with specific Manufacturers on the basis that the alternative requirements are equivalent to the ESCC requirements and do not affect the components' reliability, are listed in the appendices attached to this specification. # 4.2 <u>DEVIATIONS FROM GENERIC SPECIFICATION</u> #### 4.2.1 <u>Deviations from Production Control</u> None. PAGE 11 ISSUE 2 #### 4.2.2 <u>Deviations from Final Production Tests (Chart II(b))</u> - (a) Para. 9.5, Thermal Shock: May also be performed in accordance with MIL-STD-883, Test Method 1010, Test Condition C. - (b) Para. 9.7, Particle Impact Noise Detection (PIND) Test: May be performed at any point after the position indicated in Chart II(b), but before final seal test, gross leak and fine leak. #### 4.2.3 <u>Deviations from Burn-in and Electrical Measurements (Chart III(b))</u> - (a) Para. 9.9.2, Table 3 measurements: May be performed at any stage after power burn-in. - (b) Para. 9.9.3, Table 2 measurements: May be performed at any stage after power burn-in. #### 4.2.4 <u>Deviations from Qualification Tests (Chart IV)</u> - (a) Paras. 9.8.1 and 9.8.2, Seal Test: The tests following Para. 9.15, Constant Acceleration shall not be performed. - (b) Para. 9.13, Shock Test: Shall not be performed. - (c) Para. 9.14, Vibration Test: Shall not be performed. - (d) Para. 9.15, Constant Acceleration: Shall not be performed. - (e) Para. 9.23, Special Testing: Shall not be performed. - (f) Assembly/Capability tests (Subgroup II): In addition to the permitted electrical rejects, components rejected from radiographic inspection, seal test or external visual inspection may also be used for these tests, if they are considered capable of passing the Assembly/Capability test sequence. #### 4.2.5 <u>Deviations from Lot Acceptance Tests (Chart V)</u> - (a) Paras. 9.8.1 and 9.8.2, Seal Test: The tests following Para. 9.15, Constant Acceleration shall not be performed. - (b) Para. 9.13, Shock Test: Shall not be performed. - (c) Para. 9.14, Vibration Test: Shall not be performed. - (d) Para. 9.15, Constant Acceleration: Shall not be performed. - (e) Para. 9.23, Special Testing: Shall not be performed. - (f) Assembly/Capability tests (Subgroup II): In addition to the permitted electrical rejects, components rejected from radiographic inspection, seal test or external visual inspection may also be used for these tests, if they are considered capable of passing the Assembly/Capability test sequence. #### 4.3 MECHANICAL REQUIREMENTS # 4.3.1 <u>Dimension Check</u> The dimensions of the components specified herein shall be checked. They shall conform to those shown in Figure 2. #### 4.3.2 <u>Weight</u> The maximum weight of the components specified herein shall be 0.03 grammes. PAGE 12 ISSUE 2 #### 4.3.3 <u>Terminal Strength</u> The requirements for terminal strength testing are specified in Section 9 of ESCC Generic Specification No. 5010. The test conditions shall be as follows:- (a) Condition: 'A' (Tension). (b) Force: 2.2N. (c) Duration: 5 seconds. #### 4.3.4 Bond Strength The requirements for bond strength are specified in Section 9 of ESCC Generic Specification No. 5010. The test conditions shall be as follows:- (a) Condition: 'A'. (b) Bond Strength: Variants 01 and 02: 0.03N force minimum at pre-seal tests, 0.025N force minimum at post- seal tests. Variants 03 to 07: 0.015N force mir 0.015N force minimum at pre-seal tests, 0.012N force minimum at post-seal tests. 4.3.5 Die Shear The requirements for die shear are specified in Section 9 of ESCC Generic Specification No. 5010. The test conditions shall be alternatively as follows:- (a) Minimum acceptable die shear strengths: Variants 01 and 02: 1.6N. Variants 03 to 07: 0.7N. (b) In those cases where the clearances in the package do not allow application of the die shear force with a suitable tool, the chip shall be pushed away with a suitable tool and the die attach area inspected afterwards. Sufficient die attach quality is achieved if objective evidence for sufficient mechanical and thermal contact is found, i.e. more than 50% semiconductor material remains. #### 4.4 MATERIALS AND FINISHES The materials and finishes shall be as specified herein. Where a definite material is not specified, a material which will enable the components specified herein to meet the performance requirements of this specification shall be used. Acceptance or approval of any constituent material does not guarantee acceptance of the finished product. #### 4.4.1 Case The case shall be hermetically sealed and have a ceramic body. #### 4.4.2 <u>Lead Material and Finish</u> The lead material shall be Type 'D' with Type '2' finish in accordance with the requirements of ESCC Basic Specification No. 23500. #### 4.5 MARKING #### 4.5.1 General The marking of components delivered to this specification shall be in accordance with the PAGE 13 ISSUE 2 requirements of ESCC Basic Specification No. 21700 and the following paragraphs. When the component is too small to accommodate all of the marking as specified, as much as space permits shall be marked and the marking information, in full, shall accompany the component in its primary package. The information to be marked and the order of precedence, shall be as follows:- - (a) Terminal Identification. - (b) The ESCC Component Number. - (c) Traceability Information. The primary package shall bear an "ESD sensitive" label. #### 4.5.2 <u>Terminal Identification</u> Terminal identification shall be as shown in Figures 2 and 3 of this specification. #### 4.5.3 The ESCC Component Number Each component shall bear the ESCC Component Number which shall be constituted and marked as follows: | | <u>561300801</u> B | |---------------------------------------|--------------------| | Detail Specification Number | | | Type Variant (see Table 1(a)) | | | Testing Level (B or C, as applicable) | | #### 4.5.4 Traceability Information Each component shall be marked in respect of traceability information in accordance with the requirements of ESCC Basic Specification No. 21700. #### 4.6 <u>ELECTRICAL MEASUREMENTS</u> #### 4.6.1 <u>Electrical Measurements at Room Temperature</u> The parameters to be measured at room temperature are scheduled in Table 2. Unless otherwise specified, the measurements shall be performed at $T_{amb} = +25\pm3$ °C. Within their part types, those components which fail to achieve their specified RF Classification may be assigned to another type variant, after final electrical measurements. #### 4.6.2 <u>Electrical Measurements at High and Low Temperatures</u> The parameters to be measured at high and low temperatures are scheduled in Table 3. Unless otherwise specified, the measurements shall be performed at $T_{amb} = +140(+0-5)$ °C. #### 4.6.3 Circuits for Electrical Measurements Circuits for use in performing electrical measurements listed in Tables 2 and 3 of this specification are shown in Figure 4. #### 4.7 BURN-IN TESTS Burn-in shall be to Chart III(b) of ESCC Generic Specification No. 5010. #### 4.7.1 Parameter Drift Values The parameter drift values applicable to burn-in are specified in Table 4 of this specification. Unless otherwise stated, measurements shall be performed at $T_{amb} = +25\pm3$ °C. The parameter PAGE 14 ISSUE 2 drift values ( $\Delta$ ) applicable to the scheduled parameters shall not be exceeded. In addition to these drift value requirements, the appropriate limit value specified for a given parameter in Table 2 shall not be exceeded. # 4.7.2 <u>Conditions for High Temperature Reverse Bias Burn-in</u> The requirements for high temperature reverse bias burn-in are specified in Section 9 of ESCC Generic Specification No. 5010. The conditions for high temperature reverse bias burn-in shall be as specified in Table 5(a) of this specification. #### 4.7.3 <u>Conditions for Power Burn-in</u> The requirements for power burn-in are specified in Section 9 of ESCC Generic Specification No. 5010. The conditions for power burn-in shall be as specified in Table 5(b) of this specification. #### 4.7.4 <u>Electrical Circuit for High Temperature Reverse Bias Burn-in</u> The circuit for use in performing the high temperature reverse bias burn-in test is the general burn-in circuit shown in Figure 5 of this specification. #### 4.7.5 <u>Electrical Circuit for Power Burn-in</u> The circuit for use in performing the power burn-in test is shown in Figure 5 of this specification. # 4.8 <u>ENVIRONMENTAL AND ENDURANCE TESTS (CHARTS IV AND V OF ESCC GENERIC SPECIFICATION No. 5010)</u> #### 4.8.1 <u>Electrical Measurements on Completion of Environmental Tests</u> The parameters to be measured on completion of environmental tests are scheduled in Table 2. Unless otherwise stated, the measurements shall be performed at $T_{amb}$ = +25±3 °C. #### 4.8.2 <u>Electrical Measurements at Intermediate Points and on Completion of Endurance Tests</u> The parameters to be measured at intermediate points and on completion of endurance testing are as scheduled in Table 6 of this specification. Unless otherwise stated, the measurements shall be performed at $T_{amb}$ = +25 $\pm$ 3 °C. #### 4.8.3 Conditions for Operating Life Test (Part of Endurance Testing) The requirements for operating life testing are specified in Section 9 of ESCC Generic Specification No. 5010. The conditions for operating life testing shall be as specified in Table 5(b) of this specification. #### 4.8.4 <u>Electrical Circuit for Operating Life Test</u> The circuit for use in performing the operating life test shall be the same as shown in Figure 5 of this specification for power burn-in. #### 4.9 TOTAL DOSE IRRADIATION TESTING Not applicable. #### 4.10 SPECIAL TESTING Not applicable. PAGE 15 ISSUE 2 # TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - DC PARAMETERS | No. | CHARACTERISTICS | SYMBOL | TEST | TEST | LIM | UNIT | | |-----|--------------------------------------------------------------------|-------------------|------|----------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|------| | | OTATIONOTERIONOS | OTIVIDOL | FIG. | CONDITIONS | MIN. | MAX. | ONLI | | 1 | Drain Leakage Current<br>at Pinch-off 1<br>(high V <sub>DS</sub> ) | l <sub>Dph</sub> | 4(a) | $V_{GS}$ = -4V<br>Variants 01 and 02: $V_{DS}$ = 7V<br>Variants 03 to 07: $V_{DS}$ = 3V | -<br>- | 480<br>300 | μA | | 2 | Gate Leakage Current<br>at Pinch-off 1<br>(high V <sub>DS</sub> ) | l <sub>Gph</sub> | 4(a) | $V_{GS} = -4V$<br>Variants 01 and 02: $V_{DS} = 7V$<br>Variants 03 to 07: $V_{DS} = 3V$ | -<br>- | -240<br>-200 | μA | | 3 | Drain Leakage Current<br>at Pinch-off 2<br>(low V <sub>DS</sub> ) | I <sub>Dpl</sub> | 4(a) | $V_{GS} = -3.5V$<br>Variants 01 and 02: $V_{DS} = 3V$<br>Variants 03 to 07: | - | 96<br>N/A | μА | | 4 | Gate Leakage Current at Pinch-off 2 (low V <sub>DS</sub> ) | I <sub>Gpl</sub> | 4(a) | $V_{GS} = -3.5V$<br>Variants 01 and 02: $V_{DS} = 3V$<br>Variants 03 to 07: | - | -48<br>N/A | μΑ | | 5 | Drain Saturation<br>Current | l <sub>DSS</sub> | 4(a) | $V_{GS}$ = 0V<br>Variants 01 and 02: $V_{DS}$ = 2V<br>Variants 03, 05, 07: $V_{DS}$ = 3V<br>Variants 04, 06: $V_{DS}$ = 3V | 150<br>25<br>15 | 385<br>60<br>60 | mA | | 6 | Gate-Source Threshold<br>Voltage | V <sub>GSth</sub> | 4(a) | $V_{DS} = 3.0V$<br>Variants 01 and 02: $I_{D} = 12mA$<br>Variants 03 to 07: $I_{D} = 1mA$ | -0.9<br>-0.3 | -3.2<br>-3.0 | ٧ | | 7 | Transconductance | 9 <sub>m</sub> | 4(a) | $V_{DS}$ = 3.0V<br>Variants 01 and 02: $I_D$ = 120mA<br>Variants 03 to 07: $I_D$ = 15mA | 130<br>35 | -<br>- | mS | | 8 | Gate Quiescent Bias<br>Current | I <sub>Gq</sub> | 4(a) | $V_{DS} = 3.0V$<br>Variants 01 and 02:<br>Variants 03 to 07: $I_D = 15$ mA | | N/A<br>-2.0 | μА | PAGE 16 ISSUE 2 #### TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - AC PARAMETERS | No. | No. CHARACTERISTICS SYMBOL TEST | | TEST | LIMITS | | 1 (A 11*** | | |------|----------------------------------------------------------|--------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------| | 140. | OHAHAOTENISTIGS | STIVIBOL | FIĠ. | CONDITIONS | MIN. | MAX. | UNIT | | 9 | Noise Figure<br>(Note 1) | NF <sub>min</sub> | 4(b) | $V_{DS}$ = 3V, f = 12GHz<br>Variant 01: $I_{Dq}$ = 120mA<br>Variants 03 to 06: $I_{Dq}$ = 15mA<br>Variants 02, 07: | -<br>-<br>- | Note 2<br>Note 2<br>N/A | dB | | 10 | Associated Gain<br>(Note 1) | G <sub>a</sub> | 4(b) | $V_{DS}$ = 3V, f = 12GHz<br>Variant 01: $I_{Dq}$ = 120mA<br>Variants 03 to 06: $I_{Dq}$ = 15mA<br>Variants 02, 07: | Note 3<br>Note 3<br>N/A | -<br>-<br>- | dB | | 11 | Output Power at<br>1dB Gain<br>Compression<br>(Note 4) | P <sub>-1dB</sub> | 4(c) | Variant 02: $V_{DS} = 5V$ , $f = 2.3GHz$ , $I_{Dq} = 120mA$ Variants 03, 05, 07: $V_{DS} = 3V$ , $f = 12GHz$ , $I_{Dq} = 20mA$ Variants 01, 04, 06 | Note 5<br>Note 5<br>N/A | -<br>-<br>- | dBm | | 12 | Linear Power Gain,<br>P <sub>in</sub> = 0dBm<br>(Note 4) | G <sub>lp</sub> | 4(c) | Variant 02: $V_{DS} = 5V$ , $f = 2.3GHz$ , $I_{Dq} = 120mA$ Variants 03, 05, 07: $V_{DS} = 3V$ , $f = 12GHz$ , $I_{Dq} = 20mA$ Variants 01, 04, 06 | Note 6<br>Note 6<br>N/A | | dB | | 13 | S-Parameters<br>(Note 7) | S <sub>11</sub> ,<br>S <sub>21</sub> ,<br>S <sub>12</sub> ,<br>S <sub>22</sub> | 4(d) | $V_{DS}$ = 3V, f = 1 to 15GHz<br>Variants 01 and 02: $I_{Dq}$ = 120mA<br>Variants 03 to 07: $I_{Dq}$ = 15mA | (Not | e 8) | Mag,<br>Ang | - 1. Input and output matched for minimum Noise Figure. - 2. See Column 5 of Table 1(a). - 3. See Column 6 of Table 1(a). - 4. Input and output matched for maximum P-1dB. - 5. See Column 7 of Table 1(a). - 6. See Column 8 of Table 1(a). - 7. Under matched condition $(Z = 50\Omega)$ . Shall be performed on 4 assembled samples per wafer after Burn-in. 8. No specific limits applicable. The parameters are read and record for information only. PAGE 17 ISSUE 2 # TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH TEMPERATURE | No. | CHADACTEDISTICS | CHARACTERISTICS SYMBOL | | TEST TEST | LIMITS | | UNIT | |------|----------------------------------------------------------------------------------|------------------------|------|----------------------------------------------------------------------------------------------|--------------|--------------|------| | INO. | CHARACTERISTICS | STIVIBUL | FIG. | CONDITIONS | MIN. | MAX. | UNH | | 1 | Drain Leakage Currer <sub>i</sub> t<br>at Pinch-off 1<br>(high V <sub>DS</sub> ) | l <sub>Dph</sub> | 4(a) | See Table 2<br>Variants 01 and 02:<br>Variants 03 to 07: | 1 1 | 2.4<br>1.5 | mA | | 2 | Gate Leakage Current<br>at Pinch-off 1<br>(high V <sub>DS</sub> ) | l <sub>Gph</sub> | 4(a) | See Table 2<br>Variants 01 and 02:<br>Variants 03 to 07: | ı ı | -1.2<br>-1.0 | mA | | 3 | Drain Leakage Current<br>at Pinch-off 2<br>(low V <sub>DS</sub> ) (Note 1) | I <sub>Dpl</sub> | 4(a) | See Table 2<br>Variants 01 and 02:<br>Variants 03 to 07: | - | 0.48<br>N/A | mA | | 4 | Gate Leakage Current<br>at Pinch-off 2<br>(low V <sub>DS</sub> ) (Note 1) | I <sub>Gpl</sub> | 4(a) | See Table 2<br>Variants 01 and 02:<br>Variants 03 to 07: | | -0.24<br>N/A | mA | | 6 | Gate-Source Threshold<br>Voltage<br>(Note 1) | V <sub>GSth</sub> | 4(a) | See Table 2<br>Variants 01 and 02:<br>Variants 03 to 07: | -0.7<br>-0.2 | -3.4<br>-3.2 | V | | 7 | Transconductance (Note 1) | 9m | 4(a) | $V_{DS}$ see Table 2<br>Variants 01 and 02: $I_{D}$ = 54mA<br>Variants 03 to 07: see Table 2 | 80<br>25 | - | mS | #### **NOTES:** 1. Shall be performed on 5 assembled samples per wafer. If a failure occurs, 100% measurements shall be performed. PAGE 18 ISSUE 2 #### FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS # FIGURE 4(a) - TEST CIRCUIT FOR DC PARAMETERS # FIGURE 4(b) - TEST SET-UP FOR NOISE FIGURE MEASUREMENT PAGE 19 ISSUE 2 #### FIGURE 4(c) - TEST CIRCUIT FOR OUPUT POWER MEASURMENTS #### FIGURE 4(d) - TEST SET-UP FOR SCATTERING PARAMETER MEASUREMENTS PAGE 20 ISSUE 2 # **TABLE 4 - PARAMETER DRIFT VALUES** | No. | CHARACTERISTICS | SYMBOL | TEST FIG. | TEST CONDITIONS | CHANGE<br>LIMITS<br>(Δ) | UNIT | |-----|--------------------------------------------------------------------|-------------------|-----------|---------------------------------------------------------|-------------------------|------| | 1 | Drain Leakage<br>Current at Pinch-off 1<br>(high V <sub>DS</sub> ) | I <sub>Dph</sub> | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | N/A<br>± 150 | μA | | 2 | Gate Leakage<br>Current at Pinch-off 1<br>(high V <sub>DS</sub> ) | l <sub>Gph</sub> | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | N/A<br>±100 | μA | | 3 | Drain Leakage<br>Current at Pinch-off 2<br>(low V <sub>DS</sub> ) | I <sub>Dpl</sub> | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | ±48<br>N/A | μA | | 4 | Gate Leakage<br>Current at Pinch-off 2<br>(low V <sub>DS</sub> ) | I <sub>Gpl</sub> | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | ±24<br>N/A | μA | | 5 | Drain Saturation<br>Current | I <sub>DSS</sub> | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | ±30<br>±2.5 | mA | | 6 | Gate Source<br>Threshold Voltage | $V_{GSth}$ | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | ±0.2<br>±0.1 | V | | 7 | Transconductance | Яm | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | ±18<br>±2.5 | mS | | 9 | Noise Figure<br>(Note 1) | NF <sub>min</sub> | 4(b) | See Table 2<br>Variants 01, 03 to 06<br>Variants 02, 07 | ±0.15<br>N/A | dB | | 10 | Associated Gain<br>(Note 1) | Ga | 4(b) | See Table 2<br>Variants 01, 03 to 06<br>Variants 02, 07 | ±0.4<br>N/A | dB | | 11 | Output Power @ 1dB<br>Gain Compression<br>(Note 1) | P <sub>-1dB</sub> | 4(b) | See Table 2<br>Variants 01, 03 to 06<br>Variants 02, 07 | N/A<br>-0.2 / +0.5 | dB | | 12 | Linear Power Gain<br>(Note 1) | G <sub>lp</sub> | 4(b) | See Table 2<br>Variants 01, 03 to 06<br>Variants 02, 07 | N/A<br>±0.4 | ďВ | NOTES 1. Drift in RF-performance shall only be evaluated for completed burn-in, i.e. initial measurements are before H.T.R.B. and final measurements are after burn-in. PAGE 21 ISSUE 2 #### TABLE 5(a) - CONDITIONS FOR HIGH TEMPERATURE REVERSE BIAS BURN-IN | No. | CHARACTERISTICS | SYMBOL | CONDITIONS | UNIT | |-----|----------------------|------------------|------------------------------------------------------------------|------| | 1 | Ambient Temperature | T <sub>amb</sub> | + 140 ( + 0 -5) | °C | | 2 | Gate Source Voltage | V <sub>GS</sub> | Variants 01, 02: -5 (+0.2 -0)<br>Variants 03 to 07: -4 (+0.2 -0) | V | | 3 | Drain Source Voltage | V <sub>DS</sub> | Variants 01, 02: 6 (+0.2 -0)<br>Variants 03 to 07: 3 (+0.2 -0) | V | # TABLE 5(b) - C\* ONDITIONS FOR POWER BURN-IN AND OPERATING LIFE TESTS | No. | CHARACTERISTICS | SYMBOL | CONDITIONS | UNIT | | |-----|----------------------|------------------|-------------------------------------------------------------------|------|--| | 1 | Ambient Temperature | T <sub>amb</sub> | + 125<br>(Note 1) | °C | | | 2 | Channel Temperature | T <sub>ch</sub> | + 175 (+0 -5) | °C | | | 3 | Drain Source Voltage | $V_{DS}$ | 3 (+0 -0.2) | V | | | 4 | Drain Current | lD | Variants 01 and 02: 54<br>Variants 03 to 07: 30<br>(±10%, Note 2) | mA | | #### **NOTES** Because the components are mechanically clamped to the burn-in fixture, an additional thermal resistance soldering point to ambient, e.g. R<sub>TH(S-A)</sub> = 145°C/W must be considered for the calculation of T<sub>ch</sub>. - $\rm T_{amb}$ shall be adjusted to provide the required $\rm T_{ch}.$ The limits given for $\rm T_{ch}$ shall not be exceeded. PAGE 22 ISSUE 2 # FIGURE 5 - ELECTRICAL CIRCUIT FOR BURN-IN PAGE 23 ISSUE 2 # FIGURE 5 - ELECTRICAL CIRCUIT FOR BURN-IN (CONTINUED) #### TIMING SEQUENCE FOR H.T.R.B. ON/OFF BIASING NOTES: See Page 24. PAGE 24 ISSUE 2 #### FIGURE 5 - ELECTRICAL CIRCUIT FOR BURN-IN (CONTINUED) #### TIMING SEQUENCE FOR POWER BURN-IN ON/OFF BIASING #### **NOTES:** The maximum ratings for V<sub>DS</sub> and V<sub>GS</sub> shall not be exceeded during the ON- or OFF-sequence. In case of jeopardy, increase of V<sub>DD</sub> and V<sub>GG</sub> during ON-sequence in multiple steps and decrease of V<sub>GG</sub> and V<sub>DD</sub> during OFF-sequence in multiple steps shall be performed. PAGE 25 ISSUE 2 #### TABLE 6 - ELECTRICAL MEASUREMENTS AT INTERMEDIATE POINTS AND ON COMPLETION OF ENDURANCE TESTING | No. | CHARACTERISTICS | SYMBOL | TEST<br>FIG. | TEST CONDITIONS | LIMITS | | CHANGE | | |-----|--------------------------------------------------------------------|-------------------|--------------|-----------------------------------------------------------------------------|-----------------|-----------------|---------------|------| | | | | | | MIN. | MAX. | LIMITS<br>(Δ) | UNIT | | 1 | Drain Leakage Current<br>at Pinch-off 1<br>(high V <sub>DS</sub> ) | I <sub>Dph</sub> | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | - | 600<br>375 | N/A<br>±150 | μА | | 2 | Gate Leakage Current<br>at Pinch-off 1<br>(high V <sub>DS</sub> ) | I <sub>Gph</sub> | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | 1 1 | -300<br>-250 | N/A<br>±100 | μA | | 3 | Drain Leakage Current<br>at Pinch-off 2<br>(low V <sub>DS</sub> ) | I <sub>Dpl</sub> | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | | 120<br>N/A | ±48<br>N/A | μA | | 4 | Gate Leakage Current<br>at Pinch-off 2<br>(low V <sub>DS</sub> ) | I <sub>GpI</sub> | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | - | -60<br>N/A | ±24<br>N/A | μA | | 5 | Drain Saturation<br>Current | l <sub>DSS</sub> | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03, 05, 07<br>Variants 04, 06 | 140<br>20<br>14 | 420<br>65<br>65 | ±30<br>±2.5 | mA | | 6 | Gate-Source<br>Threshold Voltage | $V_{GSth}$ | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | -0.8<br>-0.2 | -3.3<br>-3.1 | ±0.2<br>±0.1 | V | | 7 | Transconductance | 9m | 4(a) | See Table 2<br>Variants 01 and 02<br>Variants 03 to 07 | 120<br>33 | 1 1 | ±18<br>±2.5 | mS | | 9 | Noise Figure | NF <sub>min</sub> | 4(a) | See Table 2<br>Variants 01, 03 to 06<br>Variants 02, 07 | - | (Note 1)<br>N/A | ±0.15<br>N/A | dB | | 10 | Associated Gain | Ga | 4(b) | See Table 2<br>Variants 01, 03 to 06<br>Variants 02, 07 | (Note 2)<br>N/A | - | ±0.4<br>N/A | dB | | 11 | Output Power @ 1dB<br>Gain Compression | P <sub>-1dB</sub> | 4(b) | See Table 2<br>Variants 01, 03 to 06<br>Variants 02, 07 | N/A<br>(Note 2) | - | N/A<br>±0.3 | dB | | 12 | Linear Power Gain | G <sub>lp</sub> | 4(b) | See Table 2<br>Variants 01, 03 to 06<br>Variants 02, 07 | N/A<br>(Note 2) | -<br>- | N/A<br>± 0.4 | dΒ | # NOTES: - As per Table 2, increased by 0.1dB. As per Table 2, reduced by 0.2dB. PAGE 26 ISSUE 2 # **FIGURE 6 - BIAS CONDITIONS FOR IRRADIATION TESTING** Not applicable. TABLE 7 - ELECTRICAL MEASUREMENTS DURING AND ON COMPLETION OF IRRADIATION TESTING Not applicable. PAGE 27 ISSUE 2 # APPENDIX 'A' # AGREED DEVIATIONS FOR INFINEON TECHNOLOGIES (D) | ITEMS AFFECTED | DESCRIPTION OF DEVIATIONS | | | | | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Para 4.2.1 | Paras. 5.2.4 and 10.5: If Wafer Lot Acceptance Test Data is specified in the purchase order, such data will not be delivered but will be available for review at Infineon Technologies. | | | | | | Para. 4.2.2 | Para. 9.11, Dimension Check: May be performed on a 100% basis using a gauge during RF Measurements. | | | | | | Para. 4.2.3 | Para. 9.12, Radiographic Inspection: May be replaced by an Internal (pre- encapsulation) Visual Inspection for verifying the length, height and shape of the wire bonding. Para. 8.2.3, Lot Acceptance Level 3 Testing (LA3), (e): Witnessing of LA3 testing by the Orderer is only forseen for the Electrical Measurements at Room Temperature - DC Parameters. Notification of the Orderer shall be made 5 working days before the commencement of this testing. | | | | | | Para. 4.2.5 | | | | | |