

Page 1 of 24

# INTEGRATED CIRCUITS, SILICON MONOLITHIC, HCMOS QUAD 2-INPUT NOR GATE WITH FULLY BUFFERED OUTPUTS

#### **BASED ON TYPE 54HCT02**

ESCC Detail Specification No. 9201/133

Issue 4 August 2015



Document Custodian: European Space Agency – see <a href="https://escies.org">https://escies.org</a>



#### **LEGAL DISCLAIMER AND COPYRIGHT**

European Space Agency, Copyright © 2015. All rights reserved.

The European Space Agency disclaims any liability or responsibility, to any person or entity, with respect to any loss or damage caused, or alleged to be caused, directly or indirectly by the use and application of this ESCC publication.

This publication, without the prior permission of the European Space Agency and provided that it is not used for a commercial purpose, may be:

- copied in whole, in any medium, without alteration or modification.
- copied in part, in any medium, provided that the ESCC document identification, comprising the ESCC symbol, document number and document issue, is removed.



# **DOCUMENTATION CHANGE NOTICE**

(Refer to <a href="https://escies.org">https://escies.org</a> for ESCC DCR content)

| DCR No. | CHANGE DESCRIPTION                                               |
|---------|------------------------------------------------------------------|
| 936     | Specification upissued to incorporate editorial changes per DCR. |

No. 9201/133

ISSUE 4

# **TABLE OF CONTENTS**

| 1     | GENERAL                                                    | 6  |
|-------|------------------------------------------------------------|----|
| 1.1   | SCOPE                                                      | 6  |
| 1.2   | APPLICABLE DOCUMENTS                                       | 6  |
| 1.3   | TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS       | 6  |
| 1.4   | THE ESCC COMPONENT NUMBER AND COMPONENT TYPE VARIANTS      | 6  |
| 1.4.1 | The ESCC Component Number                                  | 6  |
| 1.4.2 | Component Type Variants                                    | 6  |
| 1.5   | MAXIMUM RATINGS                                            | 7  |
| 1.6   | HANDLING PRECAUTIONS                                       | 7  |
| 1.7   | PHYSICAL DIMENSIONS AND TERMINAL IDENTIFICATION            | 7  |
| 1.7.1 | Flat Package (FP) - 14 Pin                                 | 8  |
| 1.7.2 | Dual-in-line Package (DIP) - 14 Pin                        | 9  |
| 1.7.3 | Chip Carrier Package (CCP) - 20 Terminal                   | 10 |
| 1.7.4 | Small Outline Ceramic Package (SO) - 14 Pin                | 12 |
| 1.7.5 | Notes to Physical Dimensions and Terminal Identification   | 13 |
| 1.8   | FUNCTIONAL DIAGRAM                                         | 13 |
| 1.9   | PIN ASSIGNMENT                                             | 14 |
| 1.10  | TRUTH TABLE                                                | 14 |
| 1.11  | PROTECTION NETWORKS                                        | 15 |
| 2     | REQUIREMENTS                                               | 15 |
| 2.1   | GENERAL                                                    | 15 |
| 2.1.1 | Deviations from the Generic Specification                  | 15 |
| 2.2   | MARKING                                                    | 15 |
| 2.3   | ELECTRICAL MEASUREMENTS AT ROOM, HIGH AND LOW TEMPERATURES | 15 |
| 2.3.1 | Room Temperature Electrical Measurements                   | 16 |
| 2.3.2 | High and Low Temperatures Electrical Measurements          | 18 |
| 2.3.3 | Notes to Electrical Measurement Tables                     | 19 |
| 2.4   | PARAMETER DRIFT VALUES                                     | 20 |
| 2.5   | INTERMEDIATE AND END-POINT ELECTRICAL MEASUREMENTS         | 21 |
| 2.6   | HIGH TEMPERATURE REVERSE BIAS BURN-IN CONDITIONS           | 21 |
| 2.6.1 | N-Channel HTRB                                             | 21 |
| 2.6.2 | P-Channel HTRB                                             | 22 |
| 2.7   | POWER BURN-IN CONDITIONS                                   | 22 |
| 2.8   | OPERATING LIFE CONDITIONS                                  | 22 |
| 2.9   | TOTAL DOSE RADIATION TESTING                               | 23 |



| ESCC Detail Specification |
|---------------------------|
|                           |

No. 9201/133

| PAGE | į |
|------|---|
|------|---|

ISSUE 4

| 2.9.1    | Bias Conditions and Total Dose Level for Total Dose Radiation Testing | 23 |
|----------|-----------------------------------------------------------------------|----|
| 2.9.2    | Electrical Measurements for Total Dose Radiation Testing              | 23 |
| APPENDIX | 'A'                                                                   | 24 |



#### 1 **GENERAL**

#### 1.1 SCOPE

This specification details the ratings, physical and electrical characteristics and test and inspection data for the component type variants and/or the range of components specified below. It supplements the requirements of, and shall be read in conjunction with, the ESCC Generic Specification listed under Applicable Documents.

#### 1.2 APPLICABLE DOCUMENTS

The following documents form part of this specification and shall be read in conjunction with it:

- (a) ESCC Generic Specification No. 9000
- (b) MIL-STD-883, Test Methods and Procedures for Microelectronics

#### 1.3 TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS

For the purpose of this specification, the terms, definitions, abbreviations, symbols and units specified in ESCC Basic Specification No. 21300 shall apply.

#### 1.4 THE ESCC COMPONENT NUMBER AND COMPONENT TYPE VARIANTS

#### 1.4.1 The ESCC Component Number

The ESCC Component Number shall be constituted as follows:

Example: 920113301F

Detail Specification Reference: 9201133

Component Type Variant Number: 01 (as required)
 Total Dose Radiation Level Letter: F (as required)

#### 1.4.2 <u>Component Type Variants</u>

The component type variants applicable to this specification are as follows:

| Variant<br>Number | Based on Type | Case | Terminal Material and/or Finish | Weight max g | Total Dose Radiation<br>Level Letter |
|-------------------|---------------|------|---------------------------------|--------------|--------------------------------------|
| 01                | 54HCT02       | FP   | G2                              | 0.7          | F [50kRAD(Si)]                       |
| 02                | 54HCT02       | FP   | G4                              | 0.7          | F [50kRAD(Si)]                       |
| 03                | 54HCT02       | DIP  | G2                              | 2.2          | F [50kRAD(Si)]                       |
| 04                | 54HCT02       | DIP  | G4                              | 2.2          | F [50kRAD(Si)]                       |
| 05                | 54HCT02       | ССР  | 2                               | 0.6          | F [50kRAD(Si)]                       |
| 10                | 54HCT02       | so   | G2                              | 0.7          | F [50kRAD(Si)]                       |
| 11                | 54HCT02       | SO   | G4                              | 0.7          | F [50kRAD(Si)]                       |

The terminal material and/or finish shall be in accordance with the requirements of ESCC Basic Specification No. 23500.



The total dose radiation level letter shall be as defined in ESCC Basic Specification No. 22900. If an alternative radiation test level is specified in the Purchase Order the letter shall be changed accordingly.

#### 1.5 MAXIMUM RATINGS

The maximum ratings shall not be exceeded at any time during use or storage.

Maximum ratings shall only be exceeded during testing to the extent specified in this specification and when stipulated in Test Methods and Procedures of the ESCC Generic Specification.

| Characteristics                                        | Symbols           | Maximum Ratings              | Units | Remarks          |
|--------------------------------------------------------|-------------------|------------------------------|-------|------------------|
| Supply Voltage                                         | $V_{DD}$          | -0.5 to 7                    | V     | Note 1           |
| Input Voltage                                          | V <sub>IN</sub>   | -0.5 to V <sub>DD</sub> +0.5 | V     | Notes 1, 2       |
| Output Voltage                                         | V <sub>OUT</sub>  | -0.5 to V <sub>DD</sub> +0.5 | V     | Notes 1, 3       |
| Device Power Dissipation (Continuous)                  | P <sub>D</sub>    | 275                          | mW    | Note 4           |
| Supply Current                                         | I <sub>DDop</sub> | 50                           | mA    |                  |
| Operating Temperature Range                            | T <sub>op</sub>   | -55 to +125                  | °C    | T <sub>amb</sub> |
| Storage Temperature Range                              | T <sub>stg</sub>  | -65 to +150                  | °C    |                  |
| Soldering Temperature<br>For FP, DIP and SO<br>For CCP | T <sub>sol</sub>  | +265<br>+245                 | °C    | Note 5<br>Note 6 |

#### NOTES:

- 1. Device is functional for  $2V \le V_{DD} \le 5.5V$ .
- 2. Input current limited to  $I_{IC} = \pm 20$ mA.
- 3. Output current limited to  $I_{OUT} = \pm 25 \text{mA}$ .
- 4. The maximum device dissipation is determined by  $I_{DDop}$  max (50mA) x 5.5V.
- 5. Duration 10 seconds maximum at a distance of not less than 1.5mm from the device body and the same terminal shall not be resoldered until 3 minutes have elapsed.
- 6. Duration 5 seconds maximum and the same terminal shall not be resoldered until 3 minutes have elapsed.

#### 1.6 HANDLING PRECAUTIONS

These devices are susceptible to damage by electrostatic discharge. Therefore, suitable precautions shall be employed for protection during all phases of manufacture, testing, packaging, shipment and any handling.

These components are categorised as Class 2 per ESCC Basic Specification No. 23800 with a minimum Critical Path Failure Voltage of 2500 Volts.

#### 1.7 PHYSICAL DIMENSIONS AND TERMINAL IDENTIFICATION

Consolidated Notes are given following the case drawings and dimensions.



# 1.7.1 Flat Package (FP) - 14 Pin





| Symbols | Dimensi      | Notes |       |
|---------|--------------|-------|-------|
|         | Min          | Max   | Notes |
| А       | 6.75         | 7.06  |       |
| В       | 9.76         | 10.14 |       |
| С       | 1.49         | 1.95  |       |
| D       | 0.1          | 0.15  | 5     |
| E       | 7.5          | 7.75  |       |
| F       | 1.27 BSC     |       | 3, 6  |
| G       | 0.38         | 0.48  | 5     |
| Н       | 6            | -     | 5     |
| L       | 18.75        | 22    |       |
| М       | 0.33         | 0.43  |       |
| N       | 4.32 TYPICAL |       |       |



# 1.7.2 <u>Dual-in-line Package (DIP) - 14 Pin</u>



| Cymhala | Dimensions mm |       | Notes |
|---------|---------------|-------|-------|
| Symbols | Min           | Max   | Notes |
| А       | 2.1           | 2.54  |       |
| a1      | 3             | 3.7   |       |
| a2      | 0.63          | 1.14  | 2     |
| В       | 1.82          | 2.23  |       |
| b       | 0.4           | 0.5   | 5     |
| b1      | 1.27 TYPICAL  |       | 5     |
| С       | 0.2           | 0.3   | 5     |
| D       | 18.79         | 19.2  |       |
| E       | 7.36          | 7.87  |       |
| е       | 2.54 BSC      |       | 4, 6  |
| e1      | 15.11         | 15.37 |       |
| e2      | 7.62          | 8.12  |       |
| F       | 7.11          | 7.75  |       |
| I       | -             | 3.7   |       |



| Crass bala | Dimensi | ons mm | Notos |
|------------|---------|--------|-------|
| Symbols    | Min     | Max    | Notes |
| K          | 10.9    | 12.1   |       |

#### 1.7.3 <u>Chip Carrier Package (CCP) - 20 Terminal</u>



| Comple alla | Dimensi | Nintan |       |
|-------------|---------|--------|-------|
| Symbols     | Min     | Max    | Notes |
| А           | 1.14    | 1.95   |       |
| A1          | 1.63    | 2.36   |       |
| В           | 0.55    | 0.72   | 5     |
| С           | 1.06    | 1.47   | 5     |
| C1          | 1.91    | 2.41   |       |



# No. 9201/133

| Cumb ala | Dimensi  | Notes |       |
|----------|----------|-------|-------|
| Symbols  | Min      | Max   | Notes |
| D        | 8.67     | 9.09  |       |
| D1       | 7.21     | 7.52  |       |
| d, d1    | 1.27     | BSC   | 3     |
| d2       | 7.62 BSC |       |       |
| E        | 8.67     | 9.09  |       |
| E1       | 7.21     | 7.52  |       |
| e, e1    | 1.27     | 3     |       |
| e2       | 7.62 BSC |       |       |
| f, g     | -        | 0.76  |       |
| h, h1    | 1.01 TY  | 8     |       |
| j, j1    | 0.51 TY  | 7     |       |



# 1.7.4 <u>Small Outline Ceramic Package (SO) - 14 Pin</u>



| Comple alla | Dimensi | Notes |       |
|-------------|---------|-------|-------|
| Symbols     | Min     | Max   | Notes |
| А           | 6.75    | 7.06  |       |
| В           | 9.76    | 10.14 |       |
| С           | 1.49    | 1.95  |       |
| D           | 0.1     | 0.15  | 5     |
| E           | 7.5     | 7.75  |       |
| F           | 1.27    | 3, 6  |       |
| G           | 0.38    | 0.48  | 5     |
| Н           | 0.6     | 0.9   | 5     |



| Symbols | Dimensi | Notes |       |
|---------|---------|-------|-------|
|         | Min     | Max   | Notes |
| К       | 9 TYF   |       |       |
| L       | 10      | 10.65 |       |
| M       | 0.33    | 0.43  |       |
| N       | 4.31 T\ |       |       |

#### 1.7.5 <u>Notes to Physical Dimensions and Terminal Identification</u>

- 1. Index area; a notch or a dot shall be located adjacent to Pin 1 and shall be within the shaded area shown. For chip carrier packages, the index shall be as shown.
- 2. The dimension shall be measured from the seating plane to the base plane.
- 3. The true position pin spacing is 1.27mm between centrelines. Each pin centreline shall be located within ±0.13mm of its true longitudinal position relative to Pin 1 and the highest pin number.
- 4. The true position pin spacing is 2.54mm between centrelines. Each pin centreline shall be located within ±0.25mm of its true longitudinal position relative to Pin 1 and the highest pin number.
- 5. All terminals.
- 6. 12 spaces.
- 7. Index corner only 2 dimensions.
- 8. 3 non-index corners 6 dimensions.
- 9. For all pins, either pin shape may be supplied.

#### 1.8 FUNCTIONAL DIAGRAM

Pin numbers relate to FP, DIP and SO packages only.





#### 1.9 PIN ASSIGNMENT

| Pin  | Fund            | tion      | Pin  | Function       |           |  |
|------|-----------------|-----------|------|----------------|-----------|--|
| PIII | FP, DIP and SO  | CCP       | PIII | FP, DIP and SO | ССР       |  |
| 1    | 1Y Output       | -         | 11   | 4A Input       | -         |  |
| 2    | 1A Input        | 1Y Output | 12   | 4B Input       | 3A Input  |  |
| 3    | 1B Input        | 1A Input  | 13   | 4Y Output      | 3B Input  |  |
| 4    | 2Y Output       | 1B Input  | 14   | $V_{DD}$       | 3Y Output |  |
| 5    | 2A Input        | -         | 15   | -              | -         |  |
| 6    | 2B input        | 2Y Output | 16   | -              | 4A Input  |  |
| 7    | V <sub>SS</sub> | -         | 17   | -              | -         |  |
| 8    | 3A Input        | 2A Input  | 18   | -              | 4B Input  |  |
| 9    | 3B Input        | 2B Input  | 19   | -              | 4Y Output |  |
| 10   | 3Y Output       | $V_{SS}$  | 20   | -              | $V_{DD}$  |  |

#### 1.10 TRUTH TABLE

- 1. Logic Level Definitions: L = Low Level, H = High Level, X = Irrelevant.
- 2. Positive Logic:  $Y = \overline{A+B}$ .

### **EACH GATE**

| INP | OUTPUT |   |
|-----|--------|---|
| А   | В      | 1 |
| Н   | X      | L |
| X   | Н      | L |
| L   | L      | Н |



#### 1.11 PROTECTION NETWORKS

#### INPUT PROTECTION

#### **OUTPUT PROTECTION**





#### 2 **REQUIREMENTS**

#### 2.1 GENERAL

The complete requirements for procurement of the components specified herein are as stated in this specification and the ESCC Generic Specification. Permitted deviations from the Generic Specification, applicable to this specification only, are listed below.

Permitted deviations from the Generic Specification and this Detail Specification, formally agreed with specific Manufacturers on the basis that the alternative requirements are equivalent to the ESCC requirement and do not affect the component's reliability, are listed in the appendices attached to this specification.

#### 2.1.1 <u>Deviations from the Generic Specification</u>

None.

#### 2.2 MARKING

The marking shall be in accordance with the requirements of ESCC Basic Specification No. 21700 and as follows.

The information to be marked on the component shall be:

- (a) Terminal identification.
- (b) The ESCC qualified components symbol (for ESCC qualified components only).
- (c) The ESCC Component Number.
- (d) Traceability information.

#### 2.3 ELECTRICAL MEASUREMENTS AT ROOM, HIGH AND LOW TEMPERATURES

Electrical measurements shall be performed at room, high and low temperatures. Consolidated Notes are given after the tables.



# 2.3.1 Room Temperature Electrical Measurements

The measurements shall be performed at  $T_{amb}$  = +22 ±3°C.

| Characteristics                | Symbols          | MIL-STD-883 | Test Conditions                                                                                                                                     | Lin | nits | Units |
|--------------------------------|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|
|                                |                  | Test Method | Note 1                                                                                                                                              | Min | Max  |       |
| Functional Test 1              | -                | 3014        | Verify Truth Table without Load $V_{IL} = 0.8V, V_{IH} = 2V$ $V_{DD} = 4.5V, V_{SS} = 0V$ $t_r = t_f < 500 ns$ Note 2                               | -   | -    | -     |
| Functional Test 2              | -                | 3014        | Verify Truth Table without Load $V_{IL} = 0.8V, V_{IH} = 2V$ $V_{DD} = 5.5V, V_{SS} = 0V$ $t_r = t_f < 500 ns$ Note 2                               | 1   | -    | -     |
| Quiescent Current 1            | I <sub>DD1</sub> | 3005        | $V_{IL} = 0V$ , $V_{IH} = 5.5V$<br>$V_{DD} = 5.5V$ , $V_{SS} = 0V$<br>All Outputs Open<br>Note 3                                                    | -   | 100  | nA    |
| Quiescent Current 2            | I <sub>DD2</sub> | 3005        | $V_{IN}$ (1A) = 2.4V or 0.5V $V_{IN}$ (Remaining Inputs) = 0V $V_{DD}$ = 5.5V, $V_{SS}$ = 0V Note 4                                                 | -   | 2.4  | mA    |
| Low Level Input<br>Current     | I <sub>IL</sub>  | 3009        | $V_{IN}$ (Under Test) = 0V<br>$V_{IN}$ (Remaining Inputs)<br>= 5.5V<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V                                               | -   | -50  | nA    |
| High Level Input<br>Current    | I <sub>IH</sub>  | 3010        | $V_{IN}$ (Under Test) = 5.5V<br>$V_{IN}$ (Remaining Inputs)<br>= 0V<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V                                               | -   | 50   | nA    |
| Low Level Output<br>Voltage 1  | V <sub>OL1</sub> | 3007        | Gate Under Test:<br>$V_{IN1} = 2V$ , $V_{IN2} = 0.8V$<br>$I_{OL} = 20\mu A$<br>All Other Gates:<br>$V_{IN} = 0V$<br>$V_{DD} = 4.5V$ , $V_{SS} = 0V$ | -   | 100  | mV    |
| Low Level Output<br>Voltage 2  | V <sub>OL2</sub> | 3007        | Gate Under Test:<br>$V_{IN1} = 2V$ , $V_{IN2} = 0.8V$<br>$I_{OL} = 4mA$<br>All Other Gates:<br>$V_{IN} = 0V$<br>$V_{DD} = 4.5V$ , $V_{SS} = 0V$     | -   | 260  | mV    |
| High Level Output<br>Voltage 1 | V <sub>OH1</sub> | 3006        | Gate Under Test:<br>$V_{IN} = 0.8V$ , $I_{OH} = -20\mu A$<br>All Other Gates:<br>$V_{IN} = 0V$<br>$V_{DD} = 4.5V$ , $V_{SS} = 0V$                   | 4.4 | -    | V     |



| Characteristics                               | Symbols MIL-STD-883 |             | Test Conditions                                                                                                                                                                              | Limits |       | Units |
|-----------------------------------------------|---------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------|
|                                               |                     | Test Method | Note 1                                                                                                                                                                                       | Min    | Max   |       |
| High Level Output<br>Voltage 2                | V <sub>OH2</sub>    | 3006        | Gate Under Test:<br>$V_{IN} = 0.8V$ , $I_{OH} = -4mA$<br>All Other Gates:<br>$V_{IN} = 0V$<br>$V_{DD} = 4.5V$ , $V_{SS} = 0V$                                                                | 3.98   | -     | V     |
| Threshold Voltage<br>N-Channel                | $V_{THN}$           | 1           | 1A Input at Ground<br>All Other Inputs:<br>$V_{IN} = 5V$<br>$V_{DD} = 5V$ , $I_{SS} = -10\mu A$                                                                                              | -0.25  | -1.45 | V     |
| Threshold Voltage<br>P-Channel                | $V_{THP}$           | 1           | 1A Input at Ground<br>All Other Inputs:<br>$V_{IN} = -5V$<br>$V_{SS} = -5V$ , $I_{DD} = 10\mu A$                                                                                             | 0.45   | 1.85  | V     |
| Input Clamp Voltage 1, to V <sub>SS</sub>     | V <sub>IC1</sub>    | -           | $I_{IN}$ (Under Test) =<br>-100 $\mu$ A<br>$V_{DD}$ = Open, $V_{SS}$ = 0V<br>All Other Pins Open                                                                                             | -400   | -900  | mV    |
| Input Clamp Voltage 2, to V <sub>DD</sub>     | $V_{IC2}$           | -           | $I_{IN}$ (Under Test) =<br>100 $\mu$ A<br>$V_{DD}$ = 0V, $V_{SS}$ = Open<br>All Other Pins Open                                                                                              | 400    | 900   | mV    |
| Input Capacitance                             | C <sub>IN</sub>     | 3012        | $V_{IN}$ (Not Under Test) = 0V<br>$V_{DD} = V_{SS} = 0V$<br>f = 100kHz to 1MHz<br>Note 5                                                                                                     | -      | 10    | pF    |
| Propagation Delay<br>Low to High, 1A to<br>1Y | t <sub>PLH</sub>    | 3003        | Gate Under Test:<br>$V_{IN1}$ = Pulse Generator<br>$V_{IN2}$ = $V_{SS}$<br>$V_{IN}$ (Remaining Inputs)<br>= 0V<br>$V_{IL}$ = 0V, $V_{IH}$ = 4.5V<br>$V_{DD}$ = 4.5V, $V_{SS}$ = 0V<br>Note 6 | -      | 20    | ns    |
| Propagation Delay<br>High to Low, 1A to<br>1Y | t <sub>PHL</sub>    | 3003        | Gate Under Test: $V_{IN1} = \text{Pulse Generator}$ $V_{IN2} = V_{SS}$ $V_{IN} \text{ (Remaining Inputs)}$ $= 0V$ $V_{IL} = 0V, V_{IH} = 4.5V$ $V_{DD} = 4.5V, V_{SS} = 0V$ Note 6           | -      | 20    | ns    |



| Characteristics                | · · · · · · · · · · · · · · · · · · · |             | Limits                                                                                                                                                                                                     |     | Units |    |
|--------------------------------|---------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|----|
|                                |                                       | Test Method | Note 1                                                                                                                                                                                                     | Min | Max   |    |
| Transition Time Low to High    | t <sub>TLH</sub>                      | 3004        | Gate Under Test:<br>$V_{IN1}$ = Pulse Generator<br>$V_{IN2}$ = $V_{SS}$<br>$V_{IN}$ (Remaining Inputs)<br>= $0V$<br>$V_{IL}$ = $0V$ , $V_{IH}$ = $4.5V$<br>$V_{DD}$ = $4.5V$ , $V_{SS}$ = $0V$<br>Note $6$ | •   | 15    | ns |
| Transition Time<br>High to Low | t <sub>THL</sub>                      | 3004        | Gate Under Test:<br>$V_{IN1}$ = Pulse Generator<br>$V_{IN2}$ = $V_{SS}$<br>$V_{IN}$ (Remaining Inputs)<br>= $0V$<br>$V_{IL}$ = $0V$ , $V_{IH}$ = $4.5V$<br>$V_{DD}$ = $4.5V$ , $V_{SS}$ = $0V$<br>Note $6$ | -   | 15    | ns |

#### High and Low Temperatures Electrical Measurements 2.3.2

The measurements shall be performed at  $T_{amb}$ =+125 (+0 -5)°C and  $T_{amb}$ =- 55(+5-0)°C.

| Characteristics            | Symbols          | MIL-STD-883 | Test Conditions                                                                                                                            | Limits |     | Units |
|----------------------------|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-------|
|                            |                  | Test Method | Note 1                                                                                                                                     | Min    | Max |       |
| Functional Test 1          | -                | 3014        | Verify Truth Table without Load $V_{IL} = 0.8V$ , $V_{IH} = 2V$ $V_{DD} = 4.5V$ , $V_{SS} = 0V$ $t_r = t_f < 500$ ns Note 2                | -      | -   | -     |
| Functional Test 2          | -                | 3014        | Verify Truth Table<br>without Load<br>$V_{IL} = 0.8V$ , $V_{IH} = 2V$<br>$V_{DD} = 5.5V$ , $V_{SS} = 0V$<br>$t_r = t_f < 500$ ns<br>Note 2 | •      | -   | -     |
| Quiescent Current 1        | I <sub>DD1</sub> | 3005        | $V_{IL} = 0V$ , $V_{IH} = 5.5V$<br>$V_{DD} = 5.5V$ , $V_{SS} = 0V$<br>All Outputs Open<br>Note 3                                           | -      | 2   | μА    |
| Quiescent Current 2        | I <sub>DD2</sub> | 3005        | $V_{IN}$ (1A) = 2.4V or 0.5V<br>$V_{IN}$ (Remaining Inputs)<br>= 0V<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V<br>Note 4                            | -      | 3   | mA    |
| Low Level Input<br>Current | I <sub>IL</sub>  | 3009        | $V_{IN}$ (Under Test) = 0V<br>$V_{IN}$ (Remaining Inputs)<br>= 5.5V<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V                                      | -      | -1  | μА    |



| Characteristics                           | Symbols MIL-STD-883 |             | Test Conditions                                                                                                                                     | Limits |      | Units |
|-------------------------------------------|---------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|-------|
|                                           |                     | Test Method | Note 1                                                                                                                                              | Min    | Max  |       |
| High Level Input<br>Current               | I <sub>IH</sub>     | 3010        | $V_{IN}$ (Under Test) = 5.5V<br>$V_{IN}$ (Remaining Inputs)<br>= 0V<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V                                               | -      | 1    | μА    |
| Low Level Output<br>Voltage 1             | V <sub>OL1</sub>    | 3007        | Gate Under Test:<br>$V_{IN1} = 2V$ , $V_{IN2} = 0.8V$<br>$I_{OL} = 20\mu A$<br>All Other Gates:<br>$V_{IN} = 0V$<br>$V_{DD} = 4.5V$ , $V_{SS} = 0V$ | -      | 100  | mV    |
| Low Level Output<br>Voltage 2             | V <sub>OL2</sub>    | 3007        | Gate Under Test:<br>$V_{IN1} = 2V$ , $V_{IN2} = 0.8V$<br>$I_{OL} = 4mA$<br>All Other Gates:<br>$V_{IN} = 0V$<br>$V_{DD} = 4.5V$ , $V_{SS} = 0V$     | -      | 400  | mV    |
| High Level Output<br>Voltage 1            | V <sub>OH1</sub>    | 3006        | Gate Under Test:<br>$V_{IN} = 0.8V$ , $I_{OH} = -20\mu A$<br>All Other Gates:<br>$V_{IN} = 0V$<br>$V_{DD} = 4.5V$ , $V_{SS} = 0V$                   | 4.4    | -    | V     |
| High Level Output<br>Voltage 2            | V <sub>OH2</sub>    | 3006        | Gate Under Test:<br>$V_{IN} = 0.8V$ , $I_{OH} = -4mA$<br>All Other Gates:<br>$V_{IN} = 0V$<br>$V_{DD} = 4.5V$ , $V_{SS} = 0V$                       | 3.7    | -    | V     |
| Input Clamp Voltage 1, to V <sub>SS</sub> | V <sub>IC1</sub>    | 1           | $I_{IN}$ (Under Test) =<br>-100 $\mu$ A<br>$V_{DD}$ = Open, $V_{SS}$ = 0V<br>All Other Pins Open                                                    | -0.1   | -1.2 | V     |
| Input Clamp Voltage 2, to V <sub>DD</sub> | V <sub>IC2</sub>    | -           | $I_{IN}$ (Under Test) =<br>100 $\mu$ A<br>$V_{DD}$ = 0V, $V_{SS}$ = Open<br>All Other Pins Open                                                     | 0.1    | 1.2  | V     |

#### 2.3.3 Notes to Electrical Measurement Tables

- 1. Unless otherwise specified all inputs and outputs shall be tested for each characteristic, inputs not under test shall be  $V_{IN} = V_{SS}$  or  $V_{DD}$  and outputs not under test shall be open.
- 2. Functional tests shall be performed with f = 10kHz (min). The maximum time to output comparator strobe =  $30\mu s$ .
- 3. Quiescent Current 1 shall be tested using the following input conditions:
  - (a) A inputs = B inputs =  $V_{IH}$
  - (b) A inputs = B inputs =  $V_{IL}$
- 4. Quiescent Current 2 shall be tested using the following input conditions:
  - (c) Input 1A = 2.4V; all other inputs = 0V
  - (d) Input 1A = 0.5V; all other inputs = 0V
- 5. Guaranteed but not tested.



6. Measurements shall be performed as a go-no-go test on a 100% basis. Read and record measurements shall be performed on a sample of 5 components.

The pulse generator shall have the following characteristics:

 $V_{GEN}$  = 0 to  $V_{DD}$ ;  $f_{GEN}$  = 1MHz minimum;  $t_r$  and  $t_f$  ≤ 6ns (10% to 90%); duty cycle = 50%;  $Z_{out}$  = 50 $\Omega$ .

Output load capacitance  $C_L = 50 pF \pm 5\%$  including scope probe, wiring and stray capacitance without component in the test fixture and output load resistance  $R_L = 1 k\Omega \pm 5\%$ .

Propagation delay shall be measured referenced to the 50% input and output voltages.

Transition time shall be measured referenced to the 10% and 90% output voltage.

#### 2.4 PARAMETER DRIFT VALUES

Unless otherwise specified, the measurements shall be performed at  $T_{amb}$  = +22 ±3°C.

The test methods and test conditions shall be as per the corresponding test defined in Room Temperature Electrical Measurements.

The drift values ( $\Delta$ ) shall not be exceeded for each characteristic specified. The corresponding absolute limit values for each characteristic shall not be exceeded.

| Characteristics             | Symbols          |            | Limits |          | Units |
|-----------------------------|------------------|------------|--------|----------|-------|
|                             |                  | Drift      | Abso   | Absolute |       |
|                             |                  | Value<br>Δ | Min    | Max      |       |
| Quiescent Current 1         | I <sub>DD1</sub> | ±30        | -      | 100      | nA    |
| Quiescent Current 2         | I <sub>DD2</sub> | ±0.6       | •      | 2.4      | mA    |
| Low Level Input Current     | I <sub>IL</sub>  | ±20        | •      | -50      | nA    |
| High Level Input Current    | I <sub>IH</sub>  | ±20        | •      | 50       | nA    |
| Low Level Output Voltage 2  | $V_{OL2}$        | ±26        | -      | 260      | mV    |
| High Level Output Voltage 2 | V <sub>OH2</sub> | ±0.2       | 3.98   | -        | V     |
| Threshold Voltage N-Channel | $V_{THN}$        | ±0.3       | -0.25  | -1.45    | V     |
| Threshold Voltage P-Channel | $V_{THP}$        | ±0.3       | 0.45   | 1.85     | V     |

#### NOTES:

1. Unless otherwise specified all inputs and outputs shall be tested for each characteristic.



#### 2.5 INTERMEDIATE AND END-POINT ELECTRICAL MEASUREMENTS

Unless otherwise specified, the measurements shall be performed at  $T_{amb}$  = +22 ±3°C.

The test methods and test conditions shall be as per the corresponding test defined in Room Temperature Electrical Measurements.

The drift values ( $\Delta$ ) shall not be exceeded for each characteristic where specified. The corresponding absolute limit values for each characteristic shall not be exceeded.

| Characteristics             | Symbols          |            | Limits |       | Units |
|-----------------------------|------------------|------------|--------|-------|-------|
|                             |                  | Drift      | Abso   | olute |       |
|                             |                  | Value<br>Δ | Min    | Max   |       |
| Functional Test 1           | -                | -          | -      | 1     | -     |
| Functional Test 2           | -                | -          | -      | -     | -     |
| Quiescent Current 1         | I <sub>DD1</sub> | ±30        | -      | 100   | nA    |
| Quiescent Current 2         | I <sub>DD2</sub> | ±0.6       | •      | 2.4   | mA    |
| Low Level Input Current     | I <sub>IL</sub>  | ±20        | •      | -50   | nA    |
| High Level Input Current    | I <sub>IH</sub>  | ±20        | •      | 50    | nA    |
| Low Level Output Voltage 2  | $V_{OL2}$        | ±26        | -      | 260   | mV    |
| High Level Output Voltage 2 | $V_{OH2}$        | ±0.2       | 3.98   | ı     | V     |
| Threshold Voltage N-Channel | $V_{THN}$        | ±0.3       | -0.25  | -1.45 | V     |
| Threshold Voltage P-Channel | $V_{THP}$        | ±0.3       | 0.45   | 1.85  | V     |

#### **NOTES:**

- 1. Unless otherwise specified all inputs and outputs shall be tested for each characteristic.
- 2. The drift values ( $\Delta$ ) are applicable to the Operating Life test only.

#### 2.6 <u>HIGH TEMPERATURE REVERSE BIAS BURN-IN CONDITIONS</u>

#### 2.6.1 N-Channel HTRB

| Characteristics         | Symbols          | Test Conditions         | Units |
|-------------------------|------------------|-------------------------|-------|
| Ambient Temperature     | T <sub>amb</sub> | +125 (+0 -5)            | °C    |
| Outputs Y (all gates)   | V <sub>OUT</sub> | Open or V <sub>SS</sub> | V     |
| Inputs A, B (all gates) | V <sub>IN</sub>  | $V_{SS}$                | V     |
| Positive Supply Voltage | $V_{DD}$         | 5.5 (+0 -0.5)           | V     |
| Negative Supply Voltage | V <sub>SS</sub>  | 0                       | V     |
| Duration                | t                | 72                      | Hours |

#### NOTES

- 1. Input Protection Resistor =  $680\Omega$  min to  $47k\Omega$  max.
- 2. Output Load = 1kΩ min to 10kΩ max.



#### 2.6.2 P-Channel HTRB

| Characteristics         | Symbols          | Test Conditions         | Units |
|-------------------------|------------------|-------------------------|-------|
| Ambient Temperature     | $T_{amb}$        | +125 (+0 -5)            | °C    |
| Outputs Y (all gates)   | V <sub>OUT</sub> | Open or V <sub>DD</sub> | V     |
| Inputs A, B (all gates) | V <sub>IN</sub>  | $V_{DD}$                | V     |
| Positive Supply Voltage | $V_{DD}$         | 5.5 (+0 -0.5)           | V     |
| Negative Supply Voltage | $V_{SS}$         | 0                       | V     |
| Duration                | t                | 72                      | Hours |

#### **NOTES**

- 1. Input Protection Resistor =  $680\Omega$  min to  $47k\Omega$  max.
- 2. Output Load = 1kΩ min to 10kΩ max.

#### 2.7 POWER BURN-IN CONDITIONS

| Characteristics             | Symbols          | Test Conditions                                                                                        | Units |
|-----------------------------|------------------|--------------------------------------------------------------------------------------------------------|-------|
| Ambient Temperature         | $T_{amb}$        | +125 (+0 -5)                                                                                           | °C    |
| Outputs Y (all gates)       | V <sub>OUT</sub> | $V_{DD}$                                                                                               | V     |
| Inputs A (all gates)        | $V_{IN}$         | $V_{SS}$                                                                                               | V     |
| Inputs B (all gates)        | V <sub>IN</sub>  | $V_{GEN}$                                                                                              | V     |
| Pulse Voltage               | $V_{\sf GEN}$    | 0V to V <sub>DD</sub>                                                                                  | V     |
| Pulse Frequency Square Wave | f <sub>GEN</sub> | $\begin{array}{c} 100k \pm 10\% \\ 50 \pm 15\% \text{ Duty Cycle} \\ t_r = t_f \leq 400ns \end{array}$ | Hz    |
| Positive Supply Voltage     | $V_{DD}$         | 5.5 (+0 -0.5)                                                                                          | V     |
| Negative Supply Voltage     | V <sub>SS</sub>  | 0                                                                                                      | V     |

#### **NOTES:**

- 1. Input Protection Resistor =  $680\Omega$  min to  $47k\Omega$  max.
- 2. Output Load = 1kΩ min to 10kΩ max.

#### 2.8 OPERATING LIFE CONDITIONS

The conditions shall be as specified for Power Burn-in.



#### 2.9 TOTAL DOSE RADIATION TESTING

# 2.9.1 Bias Conditions and Total Dose Level for Total Dose Radiation Testing

Continuous bias shall be applied during irradiation testing as specified below.

The total dose level applied shall be as specified in the component type variant information herein or in the Purchase Order.

| Characteristics         | Symbols          | Test Conditions | Units |
|-------------------------|------------------|-----------------|-------|
| Ambient Temperature     | T <sub>amb</sub> | +22 ±3          | °C    |
| Outputs Y (all gates)   | V <sub>OUT</sub> | Open            | V     |
| Inputs A, B (all gates) | V <sub>IN</sub>  | $V_{DD}$        | V     |
| Positive Supply Voltage | $V_{DD}$         | 5.5 ±0.3        | V     |
| Negative Supply Voltage | V <sub>SS</sub>  | 0               | V     |

#### NOTES:

#### 2.9.2 <u>Electrical Measurements for Total Dose Radiation Testing</u>

Prior to irradiation testing the devices shall have successfully met Room Temperature Electrical Measurements specified herein.

Unless otherwise stated the measurements shall be performed at  $T_{amb}$  = +22 ±3°C.

The test methods and test conditions shall be as per the corresponding test defined in Room Temperature Electrical Measurements.

The parameters to be measured during and on completion of irradiation testing are shown below.

Unless otherwise specified all inputs and outputs shall be tested for each characteristic.

| Characteristics             | Symbols          | Limits     |          |      | Units |
|-----------------------------|------------------|------------|----------|------|-------|
|                             |                  | Drift      | Absolute |      |       |
|                             |                  | Value<br>Δ | Min      | Max  |       |
| Quiescent Current 1         | I <sub>DD1</sub> | -          | 1        | 10   | μA    |
| Threshold Voltage N-Channel | $V_{THN}$        | ±0.6       | -0.2     | -1.5 | V     |
| Threshold Voltage P-Channel | V <sub>THP</sub> | ±0.6       | 0.7      | 2.2  | V     |

Input Protection Resistor =  $680\Omega$  min to  $47k\Omega$  max.



No. 9201/133

# APPENDIX 'A' AGREED DEVIATIONS FOR STMICROELECTRONICS (F)

| ITEMS AFFECTED                                                             | DESCRIPTION OF DEVIATIONS                                                                                                                                                                                                                                        |
|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Deviations from<br>Screening Tests - Chart<br>F3                           | External Visual Inspection: The criteria applicable to chip-outs are those described in MIL-STD-883, Test Method 2009, Paras 3.3.6(b) and 3.3.7(a).                                                                                                              |
|                                                                            | High Temperature Reverse Bias Burn-in: The temperature limits of MIL-STD-883, Para. 4.5.8(c) may be used.                                                                                                                                                        |
|                                                                            | Power Burn-in test is performed using STMicroelectronics Specification Ref: 0019255.                                                                                                                                                                             |
|                                                                            | Solderability is not applicable unless specifically stipulated in the Purchase Order.                                                                                                                                                                            |
| Deviations from<br>Qualification and<br>Periodic Tests - Chart             | External Visual Inspection: The criteria applicable to chip-outs are those described in MIL-STD-883, Test Method 2009, Paras 3.3.6(b) and 3.3.7(a).                                                                                                              |
| F4                                                                         | Operating Life: The temperature limits of MIL-STD-883, Para. 4.5.8(c) may be used.                                                                                                                                                                               |
| Deviations from High<br>and Low Temperatures<br>Electrical<br>Measurements | High and Low Temperatures Electrical Measurements may be considered guaranteed but not tested if successful pilot lot testing has been performed on the wafer lot which includes High and Low Temperatures Electrical Measurements per the Detail Specification. |
|                                                                            | A summary of the pilot lot testing shall be provided if required by the Purchase Order.                                                                                                                                                                          |
| Deviations from Room<br>Temperature Electrical<br>Measurements             | All AC characteristics (Capacitance and Timings) may be considered guaranteed but not tested if successful pilot lot testing has been performed on the wafer lot which includes AC characteristic measurements per the Detail Specification.                     |
|                                                                            | A summary of the pilot lot testing shall be provided if required by the Purchase Order.                                                                                                                                                                          |