Page 1 of 39 # 1NTEGRATED CIRCUITS, SILICON MONOLITHIC, CMOS 8K X 16 DUAL-PORT STATIC RANDOM ACCESS MEMORY WITH THREE STATE OUTPUTS ## **BASED ON TYPE 67025E** ESCC Detail Specification No. 9301/050 Issue 2 August 2015 Document Custodian: European Space Agency - see <a href="https://escies.org">https://escies.org</a> ## **LEGAL DISCLAIMER AND COPYRIGHT** European Space Agency, Copyright © 2015. All rights reserved. The European Space Agency disclaims any liability or responsibility, to any person or entity, with respect to any loss or damage caused, or alleged to be caused, directly or indirectly by the use and application of this ESCC publication. This publication, without the prior permission of the European Space Agency and provided that it is not used for a commercial purpose, may be: - copied in whole, in any medium, without alteration or modification. - copied in part, in any medium, provided that the ESCC document identification, comprising the ESCC symbol, document number and document issue, is removed. ## **DOCUMENTATION CHANGE NOTICE** (Refer to <a href="https://escies.org">https://escies.org</a> for ESCC DCR content) | DCR No. | CHANGE DESCRIPTION | |---------|------------------------------------------------------------------| | 936 | Specification upissued to incorporate editorial changes per DCR. | PAGE 4 ISSUE 2 ## **TABLE OF CONTENTS** | 1 | GENERAL | 6 | |---------|-----------------------------------------------------------------------|----| | 1.1 | SCOPE | 6 | | 1.2 | APPLICABLE DOCUMENTS | 6 | | 1.3 | TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS | 6 | | 1.4 | THE ESCC COMPONENT NUMBER AND COMPONENT TYPE VARIANTS | 6 | | 1.4.1 | The ESCC Component Number | 6 | | 1.4.2 | Component Type Variants | 6 | | 1.5 | MAXIMUM RATINGS | 7 | | 1.6 | HANDLING PRECAUTIONS | 7 | | 1.7 | PHYSICAL DIMENSIONS AND TERMINAL IDENTIFICATION | 8 | | 1.7.1 | Multilayer Quad Flat Package (MQFP-F84) - 84 Lead | 8 | | 1.8 | FUNCTIONAL DIAGRAM | 9 | | 1.9 | PIN ASSIGNMENT | 9 | | 1.10 | TRUTH TABLES AND TIMING DIAGRAMS | 12 | | 1.10.1 | Non Contention and Semaphore Read/Write Control | 12 | | 1.10.2 | Arbitration Options | 13 | | 1.10.3 | Interrupt Flag | 13 | | 1.10.4 | Arbitration | 14 | | 1.10.5 | Consolidated Notes for Truth Tables | 14 | | 1.10.6 | Timing Diagrams | 15 | | 1.11 | PROTECTION NETWORKS | 26 | | 2 | REQUIREMENTS | 27 | | 2.1 | GENERAL | 27 | | 2.1.1 | Deviations from the Generic Specification | 27 | | 2.1.1.1 | Deviations from Screening Tests-Chart F3 | 27 | | 2.2 | MARKING | 27 | | 2.3 | ELECTRICAL MEASUREMENTS AT ROOM, HIGH AND LOW TEMPERATURES | 27 | | 2.3.1 | Room Temperature Electrical Measurements | 27 | | 2.3.2 | High and Low Temperatures Electrical Measurements | 35 | | 2.4 | PARAMETER DRIFT VALUES | 36 | | 2.5 | INTERMEDIATE AND END-POINT ELECTRICAL MEASUREMENTS | 36 | | 2.6 | POWER BURN-IN CONDITIONS | 37 | | 2.7 | OPERATING LIFE CONDITIONS | 38 | | 2.8 | TOTAL DOSE RADIATION TESTING | 38 | | 2.8.1 | Bias Conditions and Total Dose Level for Total Dose Radiation Testing | 38 | PAGE 5 ISSUE 2 2.8.2 Electrical Measurements for Total Dose Radiation Testing 39 ## 1 **GENERAL** ## 1.1 SCOPE This specification details the ratings, physical and electrical characteristics and test and inspection data for the component type variants and/or the range of components specified below. It supplements the requirements of, and shall be read in conjunction with, the ESCC Generic Specification listed under Applicable Documents. ## 1.2 APPLICABLE DOCUMENTS The following documents form part of this specification and shall be read in conjunction with it: - (a) ESCC Generic Specification No. 9000 - (b) MIL-STD-883, Test Methods and Procedures for Microelectronics ## 1.3 TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS For the purpose of this specification, the terms, definitions, abbreviations, symbols and units specified in ESCC Basic Specification No. 21300 shall apply. ## 1.4 THE ESCC COMPONENT NUMBER AND COMPONENT TYPE VARIANTS ## 1.4.1 The ESCC Component Number The ESCC Component Number shall be constituted as follows: Example: 930105001D Detail Specification Reference: 9301050 Component Type Variant Number: 01 (as required) Total Dose Radiation Level Letter: D (as required) ## 1.4.2 <u>Component Type Variants</u> The component type variants applicable to this specification are as follows: | Variant<br>Number | Based on Type | Access<br>Time<br>(ns) | Case | Lead/Terminal<br>Material and<br>Finish | Weight<br>max g | Total Dose<br>Radiation Level<br>Letter | |-------------------|---------------|------------------------|----------|-----------------------------------------|-----------------|-----------------------------------------| | 01 | 67025E-30 | 30 | MQFP-F84 | G2 | 5 | D [10kRAD(Si)] | | 02 | 67025E-45 | 45 | MQFP-F84 | G2 | 5 | D [10kRAD(Si)] | The lead/terminal material and finish shall be in accordance with the requirements of ESCC Basic Specification No. 23500. The total dose radiation level letter shall be as defined in ESCC Basic Specification No. 22900. If an alternative radiation test level is specified in the Purchase Order the letter shall be changed accordingly. ## 1.5 MAXIMUM RATINGS The maximum ratings shall not be exceeded at any time during use or storage. Maximum ratings shall only be exceeded during testing to the extent specified in this specification and when stipulated in Test Methods and Procedures of the ESCC Generic Specification. | Characteristics | Symbols | Maximum Ratings | Units | Remarks | |-----------------------------------------------------------------------------|------------------------------------|------------------------------|-------|------------| | Supply Voltage | $V_{DD}$ | -0.5 to 7 | V | Note 1 | | Input Voltage Range | $V_{IN}$ | -0.5 to V <sub>DD</sub> +0.3 | V | Notes 1, 2 | | Output Voltage Range | $V_{OUT}$ | -0.5 to V <sub>DD</sub> +0.3 | V | Notes 1, 2 | | Output Current Connected to: $\begin{matrix} V_{DD} \\ V_{SS} \end{matrix}$ | I <sub>O+</sub><br>I <sub>O-</sub> | 120<br>-60 | mA | Note 3 | | Device Power Dissipation | $P_D$ | 1.8 | W | | | Operating Temperature Range | $T_{op}$ | -55 to +125 | °C | $T_{amb}$ | | Storage Temperature Range | $T_{stg}$ | -65 to +150 | °C | | | Soldering Temperature | $T_{sol}$ | +265 | °C | Note 4 | | Junction Temperature | Tj | +165 | °C | Note 5 | | Thermal Resistance,<br>Junction to Case | R <sub>th(j-c)</sub> | 6 | °C/W | | #### NOTES: - 1. All voltages are with respect to $V_{SS}$ . Device is functional for $4.5 \le V_{DD} \le 5.5 V$ . - 2. V<sub>DD</sub>+0.3V shall not exceed 7V. - 3. The maximum output current of any single output. - 4. Duration 10 seconds maximum at a distance of not less than 1.6mm from the device body and the same terminal shall not be resoldered until 3 minutes have elapsed. - 5. Maximum junction temperature may be increased to +175°C during Power Burn-in and Operating Life. ## 1.6 HANDLING PRECAUTIONS These devices are susceptible to damage by electrostatic discharge. Therefore, suitable precautions shall be employed for protection during all phases of manufacture, testing, packaging, shipment and any handling. These components are categorised as Class 1 per ESCC Basic Specification No. 23800 with a Minimum Critical Path Failure Voltage of 1000 Volts. ## 1.7 PHYSICAL DIMENSIONS AND TERMINAL IDENTIFICATION ## 1.7.1 <u>Multilayer Quad Flat Package (MQFP-F84) - 84 Lead</u> | Comple a la | Dimensio | ons (mm) | Notes | | |-------------|----------|----------|-------|--| | Symbols | Min | Max | | | | А | 2.05 | 2.89 | 2 | | | A1 | 1.82 | 2.67 | | | | A2 | - | 0.356 | 2 | | | b | 0.406 | 0.508 | 2, 4 | | | С | 0.22 | 0.31 | 2 | | | D, E | 44.16 | 45.86 | | | | D1, E1 | 28.96 | 29.46 | | | | е | 1.27 | BSC | 2, 3 | | | L | 7.6 | 8.2 | 2 | | - 1. Index mark: a notch or lead 1 identification mark shall be located adjacent to lead 1. - 2. All terminals - 3. 80 places. The true position pin spacing is 1.27mm between centrelines. Each lead centreline shall be located within ±0.13mm of its true longitudinal position relative to the package centrelines. - 4. 21 leads per side. ## 1.8 FUNCTIONAL DIAGRAM ## 1.9 PIN ASSIGNMENT | T III AGGIGINIV | | |-----------------|---------------------------------| | Pin | Function | | 1 | I/O8L Input/Output (Left Port) | | 2 | I/O9L Input/Output (Left Port) | | 3 | I/O10L Input/Output (Left Port) | | 4 | I/O11L Input/Output (Left Port) | | 5 | I/O12L Input/Output (Left Port) | | 6 | I/O13L Input/Output (Left Port) | | 7 | $V_{SS}$ | | 8 | I/O14L Input/Output (Left Port) | | 9 | I/O15L Input/Output (Left Port) | | 10 | $V_{DD}$ | | 11 | V <sub>SS</sub> | | 12 | I/O0R Input/Output (Right Port) | | 13 | I/O1R Input/Output (Right Port) | | Pin | Function | |-----|--------------------------------------------| | 14 | I/O2R Input/Output (Right Port) | | 15 | $V_{DD}$ | | 16 | I/O3R Input/Output (Right Port) | | 17 | I/O4R Input/Output (Right Port) | | 18 | I/O5R Input/Output (Right Port) | | 19 | I/O6R Input/Output (Right Port) | | 20 | I/O7R Input/Output (Right Port) | | 21 | I/O8R Input/Output (Right Port) | | 22 | I/O9R Input/Output (Right Port) | | 23 | I/O10R Input/Output (Right Port) | | 24 | I/O11R Input/Output (Right Port) | | 25 | I/O12R Input/Output (Right Port) | | 26 | I/O13R Input/Output (Right Port) | | 27 | I/O14R Input/Output (Right Port) | | 28 | $V_{SS}$ | | 29 | I/O15R Input/Output (Right Port) | | 30 | OER Input (Output Enable, Right Port) | | 31 | R/WR Input (Read/Write Enable, Right Port) | | 32 | $V_{SS}$ | | 33 | SEMR Input (Semaphore Enable, Right Port) | | 34 | CSR Input (Chip Select, Right Port) | | 35 | UBR Input (Upper Byte Select, Right Port) | | 36 | LBR Input (Lower Byte Select, Right Port) | | 37 | A12R Input (Address, Right Port) | | 38 | A11R Input (Address, Right Port) | | 39 | A10R Input (Address, Right Port) | | 40 | A9R Input (Address, Right Port) | | 41 | A8R Input (Address, Right Port) | | 42 | A7R Input (Address, Right Port) | | 43 | A6R Input (Address, Right Port) | | 44 | A5R Input (Address, Right Port) | | 45 | A4R Input (Address, Right Port) | | 46 | A3R Input (Address, Right Port) | | 47 | A2R Input (Address, Right Port) | | 48 | A1R Input (Address, Right Port) | | 49 | A0R Input (Address, Right Port) | | Pin | Function | |-----|-------------------------------------------------------------| | 50 | INTR Output (Interrupt Flag, Right Port) | | 51 | BUSYR Input (Slave)/Output (Master) (Busy Flag, Right Port) | | 52 | M/S Input (Master or Slave Select) | | 53 | V <sub>SS</sub> | | 54 | BUSYL Input (Slave)/Output (Master) (Busy Flag, Left Port) | | 55 | INTL Output (Interrupt Flag, Left Port) | | 56 | A0L Input (Address, Left Port) | | 57 | A1L Input (Address, Left Port) | | 58 | A2L Input (Address, Left Port) | | 59 | A3L Input (Address, Left Port) | | 60 | A4L Input (Address, Left Port) | | 61 | A5L Input (Address, Left Port) | | 62 | A6L Input (Address, Left Port) | | 63 | A7L Input (Address, Left Port) | | 64 | A8L Input (Address, Left Port) | | 65 | A9L Input (Address, Left Port) | | 66 | A10L Input (Address, Left Port) | | 67 | A11L Input (Address, Left Port) | | 68 | A12L Input (Address, Left Port) | | 69 | LBL Input (Lower Byte Select, Left Port) | | 70 | UBL Input (Upper Byte Select, Left Port) | | 71 | CSL Input (Chip Select, Left Port) | | 72 | SEML Input (Semaphore Enable, Left Port) | | 73 | R/WL Input (Read/Write Enable, Left Port) | | 74 | $V_{DD}$ | | 75 | OEL Input (Output Enable, Left Port) | | 76 | I/O0L Input/Output (Left Port) | | 77 | I/O1L Input/Output (Left Port) | | 78 | V <sub>SS</sub> | | 79 | I/O2L Input/Output (Left Port) | | 80 | I/O3L Input/Output (Left Port) | | 81 | I/O4L Input/Output (Left Port) | | 82 | I/O5L Input/Output (Left Port) | | 83 | I/O6L Input/Output (Left Port) | | 84 | I/O7L Input/Output (Left Port) | ## 1.10 TRUTH TABLES AND TIMING DIAGRAMS Consolidated notes for the truth table and the instruction set follow the tables. ## 1.10.1 Non Contention and Semaphore Read/Write Control | Non Contention and Semaphore Read/Write Control | | | | | | | | | | | | |-------------------------------------------------|-----|-----|-----|----|-----|---------------------|---------------------|-----------------------------------------------|--|--|--| | | | Inp | uts | | | Out | outs | Mode | | | | | CS | R/W | ŌĒ | ŪB | ĪB | SEM | I/O8 - I/O15 | I/O0 - I/O7 | | | | | | Н | Х | Х | Х | Х | Н | Z | Z | Deselected: Power<br>Down (Note 2) | | | | | Х | Х | X | Τ | Н | Н | Z | Z | Both Bytes Deselected:<br>Power Down (Note 2) | | | | | L | L | Х | L | Н | Н | DATA <sub>IN</sub> | Z | Write to Upper Byte Only (Note 2) | | | | | L | L | Х | Ι | L | Н | Z | DATA <sub>IN</sub> | Write to Lower Byte Only (Note 2) | | | | | L | L | X | LI. | L | Н | DATA <sub>IN</sub> | DATA <sub>IN</sub> | Write to Both Bytes<br>(Note 2) | | | | | L | Н | L | L | Н | Н | DATA <sub>OUT</sub> | Z | Read Upper Byte Only<br>(Note 2) | | | | | L | Н | L | Н | L | Н | Z | DATA <sub>OUT</sub> | Read Lower Byte Only<br>(Note 2) | | | | | L | Н | L | L | L | Н | DATA <sub>OUT</sub> | DATA <sub>OUT</sub> | Read Both Bytes<br>(Note 2) | | | | | Х | Х | Н | Х | Х | Х | Z | Z | Outputs Disabled<br>(Note 2) | | | | | Н | Н | L | Х | Х | L | DATA <sub>OUT</sub> | DATA <sub>OUT</sub> | Read Data in<br>Semaphore Flag | | | | | Х | Н | L | Н | Н | L | DATA <sub>OUT</sub> | DATA <sub>OUT</sub> | Read Data in<br>Semaphore Flag | | | | | Н | 1 | Х | Х | Х | L | DATA <sub>IN</sub> | DATA <sub>IN</sub> | Write D <sub>IN0</sub> into<br>Semaphore Flag | | | | | Х | 1 | Х | Н | Н | L | DATA <sub>IN</sub> | DATA <sub>IN</sub> | Write D <sub>IN0</sub> into<br>Semaphore Flag | | | | | L | Х | Х | L | Х | L | - | • | Not Allowed | | | | | L | Х | Х | Х | L | L | - | - | Not Allowed | | | | ## 1.10.2 <u>Arbitration Options</u> | Options | | | Inputs | | Outputs | | | |-------------------|----|----|--------|-----|---------|--------|--------| | | CS | ŪB | ĪΒ | M/S | SEM | BUSY | ĪNT | | Busy Logic Master | L | Х | L | Н | Н | Output | - | | Busy Logic Master | L | L | Х | Н | Н | Signal | - | | Rusy Logic Slave | L | Х | L | L | Н | Input | - | | Busy Logic Slave | L | L | Х | L | Н | Signal | - | | Interrupt Logic | L | Х | L | Х | Н | • | Output | | Interrupt Logic | L | L | Х | Х | Н | - | Signal | | Semaphore Logic | Н | Х | Х | Н | L | Н | - | | (Note 3) | Н | Х | Х | L | L | Z | - | ## 1.10.3 Interrupt Flag | interrupt Flag | | | | | | | | | | | |----------------|----------|-----|---------------|-------|------|-----|--------------------|---------------|-------|--------------------------| | Left Port | | | | | | F | Function<br>Note 4 | | | | | R/WL | CSL | ŌĒL | A0L -<br>A12L | ĪNTL | R/WR | CSR | ŌĒR | A0R -<br>A12R | ĪNTR | Note 4 | | Ш | <b>ا</b> | Х | 1FFF | X | Х | X | X | X | L (5) | Set Right INTR<br>Flag | | Х | X | X | Х | X | Х | L | L | 1FFF | H (6) | Reset Right INTR<br>Flag | | Х | X | Х | Х | L (6) | L | L | Х | 1FFE | Х | Set Left INTL<br>Flag | | X | L | L | 1FFE | H (5) | Х | X | Х | X | Х | Reset Left INTL<br>Flag | ## 1.10.4 Arbitration | L | eft Port | R | ight Port | | ngs<br>te 7 | Function | |---------|------------------|----------|-----------------------------|-------|-------------|----------------------| | CSL | A0L - A12L | CSR | A0R - A12R | BUSYL | BUSYR | | | Н | Х | Н | X | Η | Н | No Contention | | L | Any | Η | Х | Η | Н | No Contention | | Н | Х | L | Any | Н | Н | No Contention | | L | ≠ A0R - A12R | L | ≠ A0L - A12L | Η | Н | No Contention | | Address | | | | | | | | L | LV5R | L | LV5R | Н | L | L-Port Wins | | L | RV5L | L | RV5L | L | Н | R-Port Wins | | L | Same | L | Same | Н | L | Arbitration Resolved | | L | Same | L | Same | L | Н | Arbitration Resolved | | CS Arbi | tration With Add | dress Ma | atch Before $\overline{CS}$ | | | | | LL5R | = A0R - A12R | LL5R | = A0L - A12L | Η | L | L-Port Wins | | RL5L | = A0R - A12R | RL5L | = A0L - A12L | L | Н | R-Port Wins | | LW5R | = A0R - A12R | LW5R | = A0L - A12L | Н | L | Arbitration Resolved | | LW5R | = A0R - A12R | LW5R | = A0L - A12L | L | Н | Arbitration Resolved | ## 1.10.5 <u>Consolidated Notes for Truth Tables</u> - 1. Logic Level Definitions: L = Low Level, H = High Level, X = Irrelevant, Z = High Impedance, ↑ = Rising edge of signal, NC = No Change, LV5R = Left Address Valid ≥ 5ns before Right Address, RV5L = Right Address Valid ≥ 5ns before Left Address, Same = Left and Right Addresses match within 5ns of each other, LL5R = CSL = Low ≥ 5ns before CSR, RL5L = CSR = Low ≥ 5ns before CSL, LW5R = CSL and CSR = Low within 5ns of each other. - 2. A0L A12L ≠ A0R A12R. - 3. Input Signals are for Semaphore Flags set and test (Write and Read) operations. - 4. Assumes $\overline{BUSY}L = \overline{BUSY}R = H$ . - 5. If $\overline{BUSY}L = L$ , then NC. - 6. If $\overline{BUSY}R = L$ , then NC. - 7. $\overline{INT}L$ , $\overline{INT}R$ flags = X. ## 1.10.6 <u>Timing Diagrams</u> ## DATA RETENTION (NOTES 1, 2, 3) ## NOTES: - 1. Chip select (CSL, CSR) must be held high during data retention within V<sub>DD</sub> to V<sub>DD</sub>-0.2V. - 2. $\overline{\text{CSL}}$ , $\overline{\text{CSR}}$ must be kept between V<sub>DD</sub>-0.2V and 70% of V<sub>DD</sub> during the power up and power down transitions. - 3. The RAM shall begin operation $> t_R$ after $V_{DD}$ reaches the minimum operating voltage (4.5 Volts). ## READ CYCLE 1, EITHER SIDE (NOTES 1, 2, 3) - 1. $R/\overline{W}$ is high for read cycles. - 2. Device is continuously enabled: $\overline{CS} = V_{IL}$ , $\overline{UB}$ or $\overline{LB} = V_{IL}$ . This waveform cannot be used for semaphore reads. - 3. $\overline{OE} = V_{IL}$ . ## READ CYCLE 2, EITHER SIDE (NOTES 1, 2, 3, 4) - 1. R/W is high for read cycles. - 2. Addresses valid prior to or coincident with $\overline{CS}$ transition low. - 3. To access RAM, $\overline{CS} = V_{IL}$ , $\overline{UB}$ or $\overline{LB} = V_{IL}$ , $\overline{SEM} = V_{IH}$ . To access semaphore, $\overline{CS} = V_{IH}$ , $\overline{SEM} = V_{IL}$ . Refer to Non Contention and Semaphore Read/Write Control table. - 4. $\overline{OE} = V_{IL}$ . ## READ CYCLE 3, EITHER SIDE (NOTES 1, 2, 3, 4) - 1. $R/\overline{W}$ is high for read cycles. - 2. Addresses valid prior to or coincident with $\overline{CS}$ transition low. - 3. To access RAM, $\overline{CS} = V_{IL}$ , $\overline{UB}$ or $\overline{LB} = V_{IL}$ , $\overline{SEM} = V_{IH}$ . To access semaphore, $\overline{CS} = V_{IH}$ , $\overline{SEM} = V_{IL}$ . Refer to Non Contention and Semaphore Read/Write Control table. - 4. $\overline{OE} = V_{IL}$ . ## WDITE 0.401 E 4 (D. W. 0.0.) TO 0.1. ED. (N.0.TE. 4. 0.0.4) - 1. R/W must be high during all address transitions. - 2. A write occurs during the overlap (TWLWH) of a low $\overline{CS}$ or $\overline{SEM}$ and a low R/ $\overline{W}$ . - 3. TWHAX is measured from the earlier of $\overline{CS}$ or R/ $\overline{W}$ (or $\overline{SEM}$ or R/ $\overline{W}$ ) going high to the end of write cycle. - 4. If $\overline{OE}$ is low during an R/ $\overline{W}$ controlled write cycle, the write pulse width must be the larger of TWLWH or (TWLQZ+TDVWH) to allow the I/O drivers to turn off and data to be placed on the bus for the required TDVWH. If $\overline{OE}$ is high during an R/ $\overline{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified TWLWH. - 5. During this period, the I/O pins are in the output state, and input signals must not be applied. - 6. Transition is measured ±500mV from steady state with a 5pF load (including scope and jig). This parameter is sampled and not 100% tested. - 7. To access RAM, $\overline{CS} = V_{IL}$ , $\overline{SEM} = V_{IH}$ . - 8. To access upper byte, $\overline{CS} = V_{IL}$ , $\overline{UB} = V_{IL}$ , $\overline{SEM} = V_{IH}$ . To access lower byte, $\overline{CS} = V_{IL}$ , $\overline{LB} = V_{IL}$ , $\overline{SEM} = V_{IH}$ . ## WRITE CYCLE 2 (CS CONTROLLED) (NOTES 1, 2, 3, 4) - CS must be high during all address transitions. - 2. A write occurs during the overlap (TELWH) of a low $\overline{\text{CS}}$ or $\overline{\text{SEM}}$ and a low R/ $\overline{\text{W}}$ . - 3. TWHAX is measured from the earlier of $\overline{\text{CS}}$ or R/ $\overline{\text{W}}$ (or $\overline{\text{SEM}}$ or R/ $\overline{\text{W}}$ ) going high to the end of write cycle. - 4. If the $\overline{\text{CS}}$ or $\overline{\text{SEM}}$ low transition occurs simultaneously with or after the R/ $\overline{\text{W}}$ low transition, the outputs remain in the high impedance state. - 5. To access RAM, $\overline{CS} = V_{IL}$ . $\overline{SEM} = V_{IH}$ . - 6. To access upper byte $\overline{CS} = V_{IL}$ , $\overline{UB} = V_{IL}$ , $\overline{SEM} = V_{IH}$ . To access lower byte, $\overline{CS} = V_{IL}$ , $\overline{LB} = V_{IL}$ , $\overline{SEM} = V_{IH}$ . ## ARBITRATION READ WITH BUSY FOR MASTER 67025E (NOTES 2, 3, 4) - 1. To ensure that the earlier of the 2 ports wins. - 2. Write cycle parameters should be adhered to, to ensure proper writing. - 3. Device is continuously enabled for both ports. - 4. OE is low for the reading port. ## ARBITRATION WRITE WITH PORT-TO-PORT FOR SLAVE 67025E (NOTES 1, 2, 3) ## **NOTES:** - 1. Assume $\overline{BUSY}$ is high for the writing port and $\overline{OE}$ is low for the reading port. - 2. Write cycle parameters should be adhered to ensure proper writing. - 3. Device is continuously enabled for both ports. ## WRITE WITH BUSY FOR SLAVE 67025E ## CONTENTION CYCLE NO. 1 - $\overline{\text{CS}}$ ARBITRATION FOR MASTER 67025E # CONTENTION CYCLE NO. 2 - ADDRESS VALID ARBITRATION FOR MASTER 67025E (NOTE 1) ## Left Address Valid First: ## Right Address Valid First: ## **NOTES:** 1. $\overline{CSR} = \overline{CSL} = V_{IL}$ . ## **INTERRUPT TIMING (NOTE 1)** - 1. All timings are the same for both ports. Port "A" may be either the left or right port. Port "B" is the port opposite to "A". - 2. See interrupt truth table. - 3. Timing depends on which enable signal is asserted last. - 4. Timing depends on which enable signal is de-asserted first. ## SEMAPHORE READ AFTER WRITE TIMING, EITHER SIDE (NOTE 1) ## **NOTES:** 1. $\overline{CS} = V_{IH}$ for the duration of the above timing (both read and write cycle). ## SEMAPHORE CONTENTION (NOTES 1, 3, 4) ## NOTES: - 1. $D_{OR} = D_{OL} = V_{IL}$ , $\overline{CSR} = \overline{CSL} = V_{IH}$ , semaphore flag is released from both sides (reads as ones from both sides) at cycle start. - 2. Either side A = left and side B = right, or side A = right and side B = left. - 3. This parameter is measured from the point where R/ $\overline{W}$ A or $\overline{SEM}$ A goes high until R/ $\overline{W}$ B or $\overline{SEM}$ B goes high. - 4. If TSPS is violated, the semaphore will fall positively to one side or the other, but there is no guarantee on which side will obtain the flag. ## 1.11 PROTECTION NETWORKS ## **EQUIVALENT OF EACH INPUT** ## **EQUIVALENT OF EACH OUTPUT** ## 2 REQUIREMENTS ## 2.1 GENERAL The complete requirements for procurement of the components specified herein are as stated in this specification and the ESCC Generic Specification. Permitted deviations from the Generic Specification, applicable to this specification only, are listed below. Permitted deviations from the Generic Specification and this Detail Specification, formally agreed with specific Manufacturers on the basis that the alternative requirements are equivalent to the ESCC requirement and do not affect the component's reliability, are listed in the appendices attached to this specification. ## 2.1.1 Deviations from the Generic Specification ## 2.1.1.1 Deviations from Screening Tests - Chart F3 (a) High Temperature Reverse Bias Burn-in shall not be performed. ## 2.2 MARKING The marking shall be in accordance with the requirements of ESCC Basic Specification No. 21700 and as follows. The information to be marked on the component shall be: - (a) Terminal identification. - (b) The ESCC qualified components symbol (for ESCC qualified components only). - (c) The ESCC Component Number. - (d) Traceability information. ## 2.3 ELECTRICAL MEASUREMENTS AT ROOM, HIGH AND LOW TEMPERATURES Electrical measurements shall be performed at room, high and low temperatures. ## 2.3.1 Room Temperature Electrical Measurements The measurements shall be performed at $T_{amb} = +22 \pm 3$ °C. | Characteristics | Symbols | MIL-STD-883 | Test Conditions | Lim | nits | Units | |---------------------|-----------------|-------------|-------------------------------------------------------------------------------------------|------|------|-------| | | | Test Method | Note 1 | Min | Max | | | Functional Test 1 | - | 3014 | Verify Truth Table<br>Note 2 | - | - | - | | Functional Test 2 | - | 3014 | Verify Truth Table<br>Note 2 | - | - | - | | Functional Test 3 | - | 3014 | Verify Truth Table<br>Note 2 | - | - | - | | Functional Test 4 | - | 3014 | Verify Truth Table<br>Note 2 | - | - | - | | Input Clamp Voltage | V <sub>IC</sub> | 3008 | $I_{IN}$ (Under Test) =<br>-300 $\mu$ A<br>All Other Pins = 0V<br>$V_{DD} = V_{SS} = 0$ V | -0.2 | -1.2 | V | | Characteristics | Symbols | MIL-STD-883 | Test Conditions | Lin | nits | Units | |-------------------------------------------------------------------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------| | | | Test Method | Note 1 | Min | Max | | | Low Level Input<br>Current | I <sub>IL</sub> | 3009 | $V_{IN}$ (Under Test) = 0V<br>$V_{IN}$ (Remaining Inputs)<br>= 0V or 5.5V<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V | - | -5 | μA | | High Level Input<br>Current | I <sub>IH</sub> | 3010 | $V_{IN}$ (Under Test) = 5.5V<br>$V_{IN}$ (Remaining Inputs)<br>= 0V or 5.5V<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V | - | 5 | μА | | Output Leakage<br>Current, Third State,<br>Low Level Applied | I <sub>OZL</sub> | 3020 | $V_{OUT}$ (Under Test) = 0V<br>Other Outputs Floating<br>$V_{IN}$ ( $\overline{CSL}$ , $\overline{CSR}$ , $\overline{OEL}$ ,<br>$\overline{OER}$ ) = 5.5V<br>$V_{IN}$ (R/ $\overline{W}$ L, R/ $\overline{W}$ R) = 0V<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V | - | -5 | μA | | Output Leakage<br>Current, Third State,<br>High Level Applied | I <sub>OZH</sub> | 3021 | $V_{OUT}$ (Under Test) = 5.5V<br>Other Outputs Floating $V_{IN}$ ( $\overline{CSL}$ , $\overline{CSR}$ , $\overline{OEL}$ , $\overline{OER}$ ) = 5.5V $V_{IN}$ ( $R/\overline{W}L$ , $R/\overline{W}R$ ) = 0V $V_{DD}$ = 5.5V, $V_{SS}$ = 0V | - | 5 | μA | | Low Level Output<br>Voltage | V <sub>OL</sub> | 3007 | $V_{IL} = 0.8V, V_{IH} = 2.2V$ $I_{OL} = 4mA$ $V_{DD} = 4.5V, V_{SS} = 0V$ Note 3 | - | 400 | mV | | High Level Output<br>Voltage | V <sub>OH</sub> | 3006 | $V_{IL} = 0.8V, V_{IH} = 2.2V$ $I_{OH} = -4mA$ $V_{DD} = 4.5V, V_{SS} = 0V$ Note 4 | 2.4 | - | V | | Stand-by Supply<br>Current 1<br>(Both Ports TTL<br>Level Inputs) | I <sub>DDSB1</sub> | 3005 | $\begin{aligned} & \frac{V_{\text{IN}}\left(\overline{\text{CSR}},\overline{\text{CSL}},\overline{\text{SEMR}},}{\overline{\text{SEML}}\right) = 5.3V} \\ & V_{\text{IN}}\left(\text{Remaining Inputs}\right) \\ & = 0.2V \\ & f = 0\text{Hz} \\ & V_{\text{DD}} = 5.5V, \ V_{\text{SS}} = 0V \\ & \text{Note 5} \end{aligned}$ | - | 10 | mA | | Stand-by Supply<br>Current 2<br>(Both Ports CMOS<br>Level Inputs) | I <sub>DDSB2</sub> | 3005 | $\begin{split} & V_{\text{IN}}(\overline{\text{CSL}}, \overline{\text{CSR}}, \overline{\text{SEML}}, \\ & \overline{\text{SEMR}}) = 5.3 \text{V} \\ & V_{\text{IN}}\left(\text{Remaining Inputs}\right) \\ & = 0.2 \text{V or } 5.3 \text{V} \\ & I_{\text{OUT}} = 0 \text{mA} \\ & f = 0 \text{Hz} \\ & V_{\text{DD}} = 5.5 \text{V}, \ V_{\text{SS}} = 0 \text{V} \\ & \text{Note } 5 \end{split}$ | - | 500 | μА | | Characteristics | Symbols | MIL-STD-883 | Test Conditions | Lin | nits | Units | |----------------------------------------------------------------------------|--------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|-------| | | | Test Method | Note 1 | Min | Max | | | Dynamic Operating<br>Current 1<br>(Both Ports Active) | I <sub>DDOP1</sub> | 3005 | $V_{IN}$ ( $\overline{SEM}$ , $\overline{OE}$ ) = 2.2V<br>$V_{IN}$ ( $\overline{CSR}$ , $\overline{CSL}$ ) = 0.8V<br>All Outputs Open<br>$f_{write}$ = 33MHz (Variant<br>01) and = 22.2MHz<br>(Variant 02)<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V<br>Variant 01<br>Variant 02 | -<br>- | 320<br>260 | mA | | Dynamic Operating<br>Current 2<br>(One Port Active -<br>One Port Stand By) | I <sub>DDOP2</sub> | 3005 | $V_{IN}$ ( $\overline{SEM}$ , $\overline{OE}$ , $\overline{CS}R$ or $\overline{CSL}$ ) = 2.2V<br>$V_{IN}$ ( $\overline{CS}$ opposite port) = 0.8V<br>All Outputs Open $f_{write}$ = 33MHz (Variant 01) and = 22.2MHz (Variant 02)<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V Variant 01 Variant 02 | - | 200<br>180 | mA | | Data Retention<br>Current | I <sub>DDDR</sub> | 3005 | $V_{DR} = 2V$ $V_{IN}$ ( $\overline{CSL}$ , $\overline{CSR}$ , $\overline{SEML}$ , $\overline{SEMR}$ ) = 2V $V_{IL} = 0V$ , $V_{IH} = 2V$ Notes 5 and 6 | - | 400 | μA | | Data Retention Test | - | - | Note 6 | - | - | - | | Input Capacitance | C <sub>IN</sub> | 3012 | $V_{IN} = V_{DD} = V_{SS} = 0V$<br>f = 1MHz<br>Note 7 | - | 5 | pF | | Output Capacitance | C <sub>OUT</sub> | 3012 | $V_{IN} = V_{DD} = V_{SS} = 0V$<br>f = 1MHz<br>Note 7 | - | 7 | pF | | Read Cycle Time<br>(Both Ports) | t <sub>AVAVR</sub> | 3003 | $V_{DD}$ = 4.5 & 5.5V<br>$V_{SS}$ = 0V<br>Note 8<br>Variant 01<br>Variant 02 | 30<br>45 | -<br>- | ns | | Address Access<br>Time<br>(Both Ports) | t <sub>AVQV</sub> | 3003 | $V_{DD}$ = 4.5 & 5.5V<br>$V_{SS}$ = 0V<br>Note 9<br>Variant 01<br>Variant 02 | - | 30<br>45 | ns | | Output Hold from<br>Address Change<br>(One Port) | t <sub>AVQX</sub> | 3003 | V <sub>DD</sub> = 4.5 & 5.5V<br>V <sub>SS</sub> = 0V<br>Note 8 | 3 | - | ns | | Characteristics | Symbols | MIL-STD-883 | Test Conditions | Lin | nits | Units | |--------------------------------------------------------------------------|--------------------|-------------|----------------------------------------------------------------|----------|----------|-------| | | | Test Method | Note 1 | Min | Max | | | Semaphore Flag<br>Update Pulse<br>(Output Enable or<br>Semaphore Enable) | t <sub>SOP</sub> | 3003 | V <sub>DD</sub> = 4.5 & 5.5V<br>V <sub>SS</sub> = 0V<br>Note 8 | 15 | - | ns | | Chip Select Access<br>Time<br>(Both Ports) | t <sub>ELQV</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 9 | | | ns | | | | | Variant 01<br>Variant 02 | -<br>- | 30<br>45 | | | Output Enable<br>Access Time<br>(One Port) | t <sub>GLQV</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 7 | | | ns | | | | | Variant 01<br>Variant 02 | - | 15<br>25 | | | Chip Select High or<br>Output Enable High<br>to Z | t <sub>EHQZ</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 7 | | | ns | | | | | Variant 01<br>Variant 02 | - | 15<br>20 | | | Chip Select Low or<br>Output Enable Low<br>to Z | t <sub>ELQX</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 7 | | | ns | | | | | Variant 01<br>Variant 02 | 3<br>5 | - | | | Chip Select to<br>Power Up Time<br>(One Port) | t <sub>PU</sub> | 3003 | $V_{DD} = 5.5V, V_{SS} = 0V$<br>Note 7 | 0 | - | ns | | Chip Select to<br>Power Down Time<br>(One Port) | t <sub>PD</sub> | 3003 | $V_{DD} = 5.5V, V_{SS} = 0V$<br>Note 7 | - | 50 | ns | | Byte Enable Access<br>Time<br>(Both Ports) | t <sub>BLQV</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$ Note 9 $V_{SS} = 0V$ | | | ns | | | | | Variant 01<br>Variant 02 | - | 30<br>45 | | | Write Cycle Time<br>(Both Ports) | t <sub>AVAVW</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 8 | | | ns | | | | | Variant 01<br>Variant 02 | 30<br>45 | - | | | Output High Z Time | t <sub>GHQZ</sub> | 3003 | V <sub>DD</sub> = 4.5 & 5.5V<br>V <sub>SS</sub> = 0V<br>Note 7 | | | ns | | | | | Variant 01<br>Variant 02 | - | 15<br>20 | | | Characteristics | Symbols | MIL-STD-883 | Test Conditions | Lin | nits | Units | |--------------------------------------------------------|-------------------|-------------|----------------------------------------------------------------|----------|----------|-------| | | | Test Method | Note 1 | Min | Max | | | Address Valid to<br>End of Write<br>(Both Ports) | t <sub>AVWH</sub> | 3003 | V <sub>DD</sub> = 4.5 & 5.5V<br>V <sub>SS</sub> = 0V<br>Note 8 | 25 | | ns | | | | | Variant 01<br>Variant 02 | 25<br>40 | - | | | Address Set-up<br>Time<br>(One Port) | t <sub>AVWL</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 8 | 0 | - | ns | | Write Pulse Width (Both Ports) | t <sub>WLWH</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 9 | | | ns | | | | | Variant 01<br>Variant 02 | 25<br>35 | - | | | Write Recovery Time (Both Ports) | t <sub>WHAX</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 8 | 0 | - | ns | | Write Enable to<br>Output Inactive | t <sub>WLQZ</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 7 | | | ns | | | | | Variant 01<br>Variant 02 | - | 15<br>20 | | | Output Active From<br>End of Write<br>(One Port) | t <sub>WHQX</sub> | 3003 | V <sub>DD</sub> = 4.5 & 5.5V<br>V <sub>SS</sub> = 0V<br>Note 8 | 0 | - | ns | | Data Valid to End of<br>Write<br>(Both Ports) | t <sub>DVWH</sub> | 3003 | V <sub>DD</sub> = 4.5 & 5.5V<br>V <sub>SS</sub> = 0V<br>Note 9 | | | ns | | | | | Variant 01<br>Variant 02 | 20<br>25 | - | | | Data Hold Time<br>(One Port) | t <sub>WHDX</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 9 | 0 | - | ns | | Chip Select to End of Write (Both Ports) | t <sub>ELWH</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 8 | | | ns | | | | | Variant 01<br>Variant 02 | 25<br>40 | - | | | Write Pulse to Data<br>Delay<br>(Both Ports) | t <sub>WDD</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 9 | | | ns | | | | | Variant 01<br>Variant 02 | -<br>- | 55<br>70 | | | Write Data Valid to<br>Read Data Delay<br>(Both Ports) | t <sub>DDD</sub> | 3003 | V <sub>DD</sub> = 4.5 & 5.5V<br>V <sub>SS</sub> = 0V<br>Note 9 | | | ns | | | | | Variant 01<br>Variant 02 | - | 40<br>55 | | | Characteristics | Symbols | MIL-STD-883 | Test Conditions | Lin | nits | Units | |--------------------------------------------------------|------------------|-------------|---------------------------------------------------|----------|----------|-------| | | | Test Method | Note 1 | Min | Max | | | Arbitration Priority<br>Setup Time<br>(Both Ports) | t <sub>APS</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 8 | 5 | - | ns | | Busy Access Time<br>from Chip Select<br>Low | t <sub>BAC</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 9 | | | ns | | (Both Ports) | | | Variant 01<br>Variant 02 | - | 25<br>30 | | | Busy Disable Time<br>from Chip Select<br>High | t <sub>BDC</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 8 | | 00 | ns | | (Both Ports) | | | Variant 01<br>Variant 02 | - | 20<br>25 | | | Busy Access Time<br>from Address Match<br>(Both Ports) | t <sub>BAA</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 9 | | | ns | | | | | Variant 01<br>Variant 02 | - | 30<br>35 | | | Busy Disable Time<br>from Address not<br>Matched | t <sub>BDA</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 9 | | | ns | | (Both Ports) | | | Variant 01<br>Variant 02 | - | 25<br>30 | | | Busy Disable Time to Valid Data Out | t <sub>BDD</sub> | 3003 | - | Note | e 10 | ns | | Interrupt Set Time<br>(Both Ports) | t <sub>INS</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 9 | | | ns | | | | | Variant 01<br>Variant 02 | - | 25<br>35 | | | Interrupt Reset Time (Both Ports) | t <sub>INR</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 9 | | | ns | | | | | Variant 01<br>Variant 02 | - | 25<br>35 | | | Busy Input to Write<br>(Both Ports) | t <sub>WB</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 8 | 0 | - | ns | | Write Hold After<br>Busy<br>(Both Ports) | t <sub>WH</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 8 | | | ns | | | | | Variant 01<br>Variant 02 | 20<br>25 | - | | | Semaphore Flag<br>Contention Window<br>(Both Ports) | t <sub>SPS</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 8 | 10 | - | ns | | Characteristics | Symbols | MIL-STD-883 | Test Conditions | Lin | Units | | |--------------------------------------|-------------------|-------------|------------------------------------------------------------------------------|-----|-------|----| | | | Test Method | Note 1 | Min | Max | | | Semaphore<br>Address Access<br>Time | t <sub>SLQV</sub> | 3003 | $V_{DD}$ = 4.5 & 5.5V<br>$V_{SS}$ = 0V<br>Note 8<br>Variant 01<br>Variant 02 | | | ns | | Semaphore Flag<br>Write to Read Time | t <sub>SWRD</sub> | 3003 | $V_{DD} = 4.5 \& 5.5V$<br>$V_{SS} = 0V$<br>Note 8 | 10 | - | ns | - Unless otherwise specified all inputs shall be tested for each characteristic, inputs not under test shall be $V_{IN} = V_{SS}$ or $V_{DD}$ and outputs not under test shall be open. Functional go-no-go test with the following test sequences: ## **FUNCTIONAL TEST 1** | Pattern | Timing (ns) | Access<br>Note (c) | V <sub>DD</sub><br>(V) | V <sub>SS</sub><br>(V) | V <sub>IL</sub><br>(V) | V <sub>IH</sub><br>(V) | I <sub>OL</sub><br>(mA) | I <sub>OH</sub><br>(mA) | V <sub>out comp</sub> (V) Note (b) | |--------------|-------------|--------------------|------------------------|------------------------|------------------------|------------------------|-------------------------|-------------------------|------------------------------------| | MARCH | 110 | L | 4.5 & 5.5 | 0 | 0 | 3 | +4 | -4 | 1.5 | | CHECKERBOARD | 110 | R/L | 4.5 & 5.5 | 0 | 0 | 3 | +4 | -4 | 1.5 | | CEDES | 110 | L | 4.5 & 5.5 | 0 | 0 | 3 | +4 | -4 | 1.5 | | DUAL PORT | 110 | R/L | 4.5 & 5.5 | 0 | 0 | 3 | +4 | -4 | 1.5 | ## **FUNCTIONAL TEST 2** | Pattern | Timing<br>(ns) | Access<br>Note (c) | V <sub>DD</sub><br>(V) | V <sub>SS</sub><br>(V) | V <sub>IL</sub><br>(V) | V <sub>IH</sub><br>(V) | I <sub>OL</sub><br>(mA) | I <sub>OH</sub> (mA) | V <sub>out comp</sub> (V) Note (b) | |-----------------|----------------|--------------------|------------------------|------------------------|------------------------|------------------------|-------------------------|----------------------|------------------------------------| | MARCH | 110 | L | 4.5 | 0 | -0.5 | 4.5 | +4 | -4 | 1.5 | | MARCH | 110 | L | 5.5 | 0 | -0.5 | 6 | +4 | +4 | 1.5 | | MARCH | 110 | L | 6.5 | 0 | 0 | 6.5 | +4 | +4 | 1.5 | | CHECKERBOARD | 110 | R | 4.5 | 0 | -0.5 | 4.5 | +4 | +4 | 1.5 | | CHECKERBOARD | 110 | R | 5.5 | 0 | -0.5 | 6 | +4 | -4 | 1.5 | | CHECKERBOARD | 110 | R | 6.5 | 0 | 0 | 6.5 | +4 | -4 | 1.5 | | V <sub>IL</sub> | 110 | R/L | 5.5 | 0 | 0 | 2.2 | +4 | -4 | 1.5 | | V <sub>IH</sub> | 110 | R/L | 4.5 | 0 | 0.8 | 3 | +4 | -4 | 1.5 | ## **FUNCTIONAL TEST 3** | Pattern<br>Note (a) | Timing (ns) | Access<br>Note (c) | V <sub>DD</sub><br>(V) | V <sub>SS</sub><br>(V) | V <sub>IL</sub><br>(V) | V <sub>IH</sub><br>(V) | I <sub>OL</sub><br>(mA) | I <sub>OH</sub><br>(mA) | V <sub>out comp</sub> (V) Note (b) | |---------------------|-------------|--------------------|------------------------|------------------------|------------------------|------------------------|-------------------------|-------------------------|------------------------------------| | BUSY | 110 | R/L | 4.5 & 5.5 | 0 | 0 | 3 | +4 | +4 | 1.5 | | INT | 110 | R/L | 4.5 & 5.5 | 0 | 0 | 3 | +4 | +4 | 1.5 | | SEM | 110 | R/L | 4.5 & 5.5 | 0 | 0 | 3 | +4 | +4 | 1.5 | ## **FUNCTIONAL TEST 4** | Pattern<br>Note (a) | Timing (ns) | | Access<br>Note (c) | V <sub>DD</sub><br>(V) | V <sub>SS</sub> (V) | V <sub>IL</sub><br>(V) | V <sub>IH</sub><br>(V) | V <sub>out comp</sub> (V) | |--------------------------------------------------------------|---------------|---------------|--------------------|------------------------|---------------------|------------------------|------------------------|---------------------------| | | Variant<br>01 | Variant<br>02 | | | | | | Note (b) | | MARCH /<br>CHECKERBOARD /<br>BUSY / INT / SEM /<br>DUAL PORT | 30 | 45 | R/L | 4.5 & 5.5 | 0 | 0 | 3 | 1.5 | (a) The Busy Left shall be performed with: - Busy read right with left contention - Busy left generation arbitration - Busy arbitration port left The Busy Right pattern shall be performed with: - Busy read left with right contention - Busy right generation arbitration - Busy arbitration port right - (b) The maximum input rise and fall time shall be 5ns. - (c) When both ports R/L are specified, only the worst case shall be recorded. - (d) Input Timing Reference Level = 1.5V. - (e) Output Loading including jig & scope = 30pF except for t<sub>ELQX</sub>, t<sub>EHQZ</sub>, t<sub>WHQX</sub>, and t<sub>WLQZ</sub> where this = 5pF, see circuits below: - 3. Select address inputs to produce a low level at pin under test. - 4. Select address inputs to produce a high level at the pin under test. - 5. Measurements are performed with the memory loaded with a background of zeros, then with a background of ones, for all inputs High, then Low. Only the worst case is recorded. - 6. Data retention procedure: - (a) Write memory at $V_{DD} = 4.5V$ with CHECKERBOARD pattern with $V_{IL} = 0V$ and $V_{IH} = 3V$ , Timing = 110ns. - (b) Power down to $V_{DD} = 2V$ for 250ms. - (c) Restore V<sub>DD</sub> to 4.5V, wait t<sub>R</sub> (operation recovery time, see (e) below) and compare with the original pattern. - (d) Repeat the procedure with CHECKERBOARD pattern. - (e) $t_R = 30$ ns for Variant 01 and 45ns for Variant 02. - 7. Guaranteed but not tested. - 8. Measurements shall be performed, on a go-no-go basis, during Functional Test 4. - 9. Measurements shall be performed during Functional Test 4. - 10. $t_{BBD}$ is a calculated parameter and shall be: either 0ns < $t_{BDD} \le (t_{DDD} - t_{DVWH})$ or 0ns < $t_{BDD} \le (t_{WDD} - t_{WLWH})$ . ## 2.3.2 <u>High and Low Temperatures Electrical Measurements</u> The measurements shall be performed at $T_{amb} = +125 (+0.5)^{\circ}C$ and $T_{amb} = -55 (+5.0)^{\circ}C$ . The characteristics, test methods, conditions and limits shall be the same as specified for Room Temperature Electrical Measurements. ## 2.4 PARAMETER DRIFT VALUES Unless otherwise specified, the measurements shall be performed at $T_{amb}$ = +22 ±3°C. The test methods and test conditions shall be as per the corresponding test defined in Room Temperature Electrical Measurements. The drift values ( $\Delta$ ) shall not be exceeded for each characteristic specified. The corresponding absolute limit values for each characteristic shall not be exceeded. | Characteristics (Note 1) | Symbols | Limits | | | Units | |---------------------------------------------------------|--------------------|------------|----------|-----|-------| | | | Drift | Absolute | | | | | | Value<br>Δ | Min | Max | | | Low Level Input Current | I <sub>IL</sub> | ±0.1 | - | -5 | mA | | High Level Input Current | I <sub>IH</sub> | ±0.1 | - | 5 | mA | | Output Leakage Current, Third State, Low Level Applied | I <sub>OZL</sub> | ±0.1 | - | -5 | mA | | Output Leakage Current, Third State, High Level Applied | l <sub>ozh</sub> | ±0.1 | 1 | 5 | mA | | Low Level Output Voltage | V <sub>OL</sub> | ±100 | ı | 400 | mV | | High Level Output Voltage | $V_{OH}$ | ±0.1 | 2.4 | • | V | | Stand-by Supply Current 1 | I <sub>DDSB1</sub> | ±1 | ı | 10 | mA | | Stand-by Supply Current 2 | I <sub>DDSB2</sub> | ±50 | - | 500 | mA | | Data Retention Current | I <sub>DDDR</sub> | ±40 | - | 400 | mA | #### NOTES: ## 2.5 <u>INTERMEDIATE AND END-POINT ELECTRICAL MEASUREMENTS</u> Unless otherwise specified, the measurements shall be performed at $T_{amb}$ = +22 ±3°C. The test methods, test conditions and limits shall be as specified for Room Temperature Electrical Measurements. <sup>1.</sup> Unless otherwise specified all inputs and outputs shall be tested for each characteristic. #### 2.6 **POWER BURN-IN CONDITIONS** | Characteristics | Symbols | Test Conditions | Units | |-------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------|-------| | Ambient Temperature | T <sub>amb</sub> | 125 (+0 -5) | °C | | Outputs BUSYL, BUSYR, INTL, INTR | V <sub>OUT</sub> | $V_{\text{DD}}$ and $V_{\text{SS}}$ | V | | Inputs A0L and A0R | V <sub>IN</sub> | V <sub>GEN</sub> (S6) | V | | Inputs A1L, R to A12L, R | V <sub>IN</sub> | V <sub>GEN</sub> (S7) to V <sub>GEN</sub> (S18)<br>(Note 1) | V | | Input R/WL | V <sub>IN</sub> | V <sub>GEN</sub> (S1)<br>(Note 2) | V | | Input R/WR | V <sub>IN</sub> | V <sub>GEN</sub> (S2)<br>(Note 2) | V | | Inputs OEL, OER | V <sub>IN</sub> | V <sub>GEN</sub> (S3)<br>(Note 2) | V | | Inputs CSL, LBL, UBL | V <sub>IN</sub> | V <sub>GEN</sub> (S4)<br>(Note 2) | V | | Inputs CSR, LBR, UBR | V <sub>IN</sub> | V <sub>GEN</sub> (S5)<br>(Note 2) | V | | Inputs SEML, SEMR, M/S | V <sub>IN</sub> | $V_{DD}$ | V | | Inputs/Outputs I/O0L, I/O2L, I/O4L, I/O6L, I/O8L, I/O10L, I/O12L, I/O14L, I/O0R, I/O2R, I/O4R, I/O6R, I/O8R, I/O10R, I/O12R, I/O14R | V <sub>IN</sub> | V <sub>GEN</sub> (S19)<br>(Note 1) | V | | Inputs/Outputs I/O1L, I/O3L, I/O5L, I/O7L, I/O9L, I/O11L, I/O13L, I/O15L, I/O1R, I/O3R, I/O5R, I/O7R, I/O9R, I/O11R, I/O13R, I/O15R | V <sub>IN</sub> | V <sub>GEN</sub> (S20)<br>(Note 1) | V | | Pulse Voltage | $V_{GEN}$ | 0V to V <sub>DD</sub> | V | | Pulse Frequency Square Wave | f <sub>GEN(S6)</sub> | 82.5<br>50 ±15% duty cycle | kHz | | Positive Supply Voltage | $V_{DD}$ | 5 (+0.5 -0) | V | | Negative Supply Voltage | V <sub>SS</sub> | 0 | V | | | • | | • | - NOTES: - $f_{GEN(Sn)} = f_{GEN(Sn-1)}/2$ , for n = 7 to 20. Signals S1 to S5 are shown below: 2. Input Protection Resistor = Output Load = $1k\Omega$ . ## 2.7 OPERATING LIFE CONDITIONS The conditions shall be as specified for Power Burn-in. ## 2.8 TOTAL DOSE RADIATION TESTING ## 2.8.1 <u>Bias Conditions and Total Dose Level for Total Dose Radiation Testing</u> Continuous bias shall be applied during radiation testing as specified below. The total dose level applied shall be as specified in the component type variant information herein or in the Purchase Order. | Characteristics | Symbols | Test Conditions | Units | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|-------| | Ambient Temperature | $T_{amb}$ | +22 ±3 | °C | | Outputs INTL, INTR, BUSYL, BUSYR | V <sub>OUT</sub> | Open | V | | Inputs A12L, A12R | V <sub>IN</sub> | Open | V | | Inputs A0L to A11L, A0R to A11R, $\overline{\text{CSL}}$ , $\overline{\text{CSR}}$ , $\overline{\text{SEML}}$ , $\overline{\text{SEMR}}$ , $R/\overline{\text{WL}}$ , $R/\overline{\text{WR}}$ , $\overline{\text{UBL}}$ , $\overline{\text{UBR}}$ , $\overline{\text{LBL}}$ , $\overline{\text{LBR}}$ , $\overline{\text{M/S}}$ , $\overline{\text{OEL}}$ , $\overline{\text{OER}}$ | V <sub>IN</sub> | $V_{DD}$ | V | | Input/Outputs I/OnL, I/OnR | V <sub>IN</sub> | Open | V | | Positive Supply Voltage | $V_{DD}$ | 5 (+0.5 -0) | V | | Negative Supply Voltage | V <sub>SS</sub> | 0 | V | ## **NOTES:** 1. Input protection resistors = $1 \text{ k}\Omega$ . ## 2.8.2 <u>Electrical Measurements for Total Dose Radiation Testing</u> Prior to, during and on completion of radiation testing the devices shall successfully meet the Room Temperature Electrical Measurements specified herein. Unless otherwise specified the measurements shall be performed at $T_{amb}$ = +22 ±3°C. The characteristics, test methods, conditions and limits shall be the same as specified for Room Temperature Electrical Measurements.