

Page 1 of 17

# TRANSISTORS, POWER, MOSFET, N-CHANNEL, RAD-HARD

# **BASED ON TYPE STRH8N10**

ESCC Detail Specification No. 5205/023

Issue 5 September 2017



Document Custodian: European Space Agency - see https://escies.org



### **LEGAL DISCLAIMER AND COPYRIGHT**

European Space Agency, Copyright © 2017. All rights reserved.

The European Space Agency disclaims any liability or responsibility, to any person or entity, with respect to any loss or damage caused, or alleged to be caused, directly or indirectly by the use and application of this ESCC publication.

This publication, without the prior permission of the European Space Agency and provided that it is not used for a commercial purpose, may be:

- copied in whole, in any medium, without alteration or modification.
- copied in part, in any medium, provided that the ESCC document identification, comprising the ESCC symbol, document number and document issue, is removed.



# **DOCUMENTATION CHANGE NOTICE**

(Refer to https://escies.org for ESCC DCR content)

| DCR No.    | CHANGE DESCRIPTION                                     |
|------------|--------------------------------------------------------|
| 1089, 1091 | Specification upissued to incorporate changes per DCR. |



# ESCC Detail Specification

PAGE 4

No. 5205/023 ISSUE 5

# **TABLE OF CONTENTS**

| 1       | GENERAL                                                               | 5  |
|---------|-----------------------------------------------------------------------|----|
| 1.1     | SCOPE                                                                 | 5  |
| 1.2     | APPLICABLE DOCUMENTS                                                  | 5  |
| 1.3     | TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS                  | 5  |
| 1.4     | THE ESCC COMPONENT NUMBER AND COMPONENT TYPE VARIANTS                 | 5  |
| 1.4.1   | The ESCC Component Number                                             | 5  |
| 1.4.2   | Component Type Variants                                               | 5  |
| 1.5     | MAXIMUM RATINGS                                                       | 6  |
| 1.6     | HANDLING PRECAUTIONS                                                  | 7  |
| 1.7     | PHYSICAL DIMENSIONS AND TERMINAL IDENTIFICATION                       | 8  |
| 1.8     | FUNCTIONAL DIAGRAM                                                    | 9  |
| 1.9     | MATERIALS AND FINISHES                                                | 9  |
| 2       | REQUIREMENTS                                                          | 9  |
| 2.1     | GENERAL                                                               | 9  |
| 2.1.1   | Deviations from the Generic Specification                             | 9  |
| 2.1.1.1 | Deviations from Screening Tests - Chart F3                            | 9  |
| 2.1.1.2 | Deviations from Qualification and Periodic Tests - Chart F4           | 9  |
| 2.2     | WAFER LOT ACCEPTANCE                                                  | 9  |
| 2.3     | MARKING                                                               | 10 |
| 2.4     | ELECTRICAL MEASUREMENTS AT ROOM, HIGH AND LOW TEMPERATURES            | 10 |
| 2.4.1   | Room Temperature Electrical Measurements                              | 10 |
| 2.4.2   | High and Low Temperatures Electrical Measurements                     | 11 |
| 2.4.3   | Notes to Room, High and Low Electrical Measurements                   | 12 |
| 2.5     | PARAMETER DRIFT VALUES                                                | 12 |
| 2.6     | INTERMEDIATE AND END-POINT ELECTRICAL MEASUREMENTS                    | 13 |
| 2.7     | HIGH TEMPERATURE REVERSE BIAS BURN-IN CONDITIONS                      | 13 |
| 2.8     | HIGH TEMPERATURE FORWARD BIAS BURN-IN CONDITIONS                      | 13 |
| 2.9     | OPERATING LIFE CONDITIONS                                             | 14 |
| 2.10    | TOTAL DOSE RADIATION TESTING                                          | 14 |
| 2.10.1  | Bias Conditions and Total Dose Level for Total Dose Radiation Testing | 14 |
| 2.10.2  | Electrical Measurements for Total Dose Radiation Testing              | 15 |
| APPEND  | IX 'A'                                                                | 16 |



**ISSUE 5** 

#### 1 **GENERAL**

#### 1.1 **SCOPE**

This specification details the ratings, physical and electrical characteristics and test and inspection data for the component type variants and/or the range of components specified below. It supplements the requirements of, and shall be read in conjunction with, the ESCC Generic Specification listed under Applicable Documents.

#### 1.2 APPLICABLE DOCUMENTS

The following documents form part of this specification and shall be read in conjunction with it:

- ESCC Generic Specification No. 5000 (a)
- MIL-STD-750, Test Methods and Procedures for Semiconductor Devices (b)

#### TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS 1.3

For the purpose of this specification, the terms, definitions, abbreviations, symbols and units specified in ESCC Basic Specification No. 21300 shall apply.

#### 1.4 THE ESCC COMPONENT NUMBER AND COMPONENT TYPE VARIANTS

#### 1.4.1 The ESCC Component Number

The ESCC Component Number shall be constituted as follows:

Example: 520502301F

Detail Specification Reference: 5205023

Component Type Variant Number: 01 (as required) Total Dose Radiation Level Letter: F (as required)

#### 1.4.2 Component Type Variants

The component type variants applicable to this specification are as follows:

| Variant<br>Number | Based on Type | Case  | Terminal Material and Finish | Weight<br>max g | Total Dose Radiation<br>Level Letter |
|-------------------|---------------|-------|------------------------------|-----------------|--------------------------------------|
| 01                | STRH8N10      | SMD.5 | Q14                          | 2               | F [50kRAD(Si)]                       |

The terminal material and finish shall be in accordance with the requirements of ESCC Basic Specification No. 23500.

Total dose radiation level letters are defined in ESCC Basic Specification No. 22900. If an alternative radiation test level is specified in the Purchase Order the letter shall be changed accordingly.



### 1.5 <u>MAXIMUM RATINGS</u>

The maximum ratings shall not be exceeded at any time during use or storage.

Maximum ratings shall only be exceeded during testing to the extent specified in this specification and when stipulated in Test Methods and Procedures of the ESCC Generic Specification.

| Characteristics                              | Symbols              | Maximum<br>Ratings | Unit | Remarks                                                     |
|----------------------------------------------|----------------------|--------------------|------|-------------------------------------------------------------|
| Drain-Source Voltage                         | $V_{DS}$             | 100                | V    | Over T <sub>op,</sub> V <sub>GS</sub> = 0V<br>Note 2        |
| Gate-Source Voltage                          | $V_{GS}$             | 20                 | V    | Over T <sub>op</sub>                                        |
| Drain Current                                | I <sub>DS</sub>      | 6                  | А    | Continuous, At T <sub>case</sub> ≤ +25°C<br>Note 1          |
|                                              |                      | 4.1                | А    | Continuous, At T <sub>case</sub> > +100°C<br>Note 1         |
| Drain Current (Pulsed)                       | I <sub>DM</sub>      | 24                 | Α    | Note 2                                                      |
| Power Dissipation                            | P <sub>tot</sub>     | 62.5               | W    | At T <sub>case</sub> ≤ +25°C<br>Note 1                      |
| Avalanche Energy<br>(Single Pulse)           | E <sub>AS</sub>      |                    | mJ   | V <sub>DS</sub> = -50V, I <sub>A</sub> = 4A                 |
|                                              |                      | 457<br>134         |      | $T_j = +25 \pm 3$ °C<br>$T_i = +110 (+0 -5)$ °C             |
| Avalanche Energy (Repetitive Pulse)          | E <sub>AR</sub>      |                    | mJ   | $V_{DS}$ =50V, $I_A$ = 4A, f = 100kHz,<br>Duty Cycle = 10%  |
|                                              |                      | 4.3<br>1.4         |      | $T_j = +25 \pm 3^{\circ}C$<br>$T_j = +110 (+0 -5)^{\circ}C$ |
| Operating Temperature Range                  | T <sub>op</sub>      | -55 to +150        | °C   | Note 3                                                      |
| Junction Temperature                         | Tj                   | +150               | °C   |                                                             |
| Storage Temperature Range                    | T <sub>stg</sub>     | -55 to +150        | °C   | Note 3                                                      |
| Soldering Temperature                        | T <sub>sol</sub>     | +260               | °C   | Note 4                                                      |
| Thermal Resistance,<br>Junction-to-Heat Sink | R <sub>th(j-s)</sub> | 2                  | °C/W | Note 5                                                      |
| Thermal Resistance,<br>Junction-to-Ambient   | $R_{th(j-a)}$        | 52                 | °C/W | Note 2                                                      |

#### NOTES:

1.  $I_{DS}$  and  $P_{tot}$  ratings are in accordance with  $R_{th(j-s)}$ . The maximum theoretical  $I_D$  limit at  $T_{case} > +25$  °C can be obtained by using the following formula ( $I_D$  is limited by the package and device construction):

$$I_D = \sqrt{\frac{T_j(max) - T_{case}}{R_{th(j-s)} \times \left(r_{DS(on)} \text{ at } T_j(max)\right)}}$$

Where  $r_{DS(on)}$  at  $T_j(max) = 720m\Omega$ .

For  $T_{case}$  > +25°C, the power dissipation derates linearly to 0W at  $T_{case}$  = +150°C.

2. Safe Operating Area applies as follows:

#### **MAXIMUM SAFE OPERATING AREA**



- 3. For Variants with hot solder dip lead finish all testing and any handling performed at  $T_{amb} > +125$ °C shall be carried out in a 100% inert atmosphere.
- 4. Duration 10 seconds maximum at a distance of not less than 1.5mm from the device body and the same lead shall not be resoldered until 3 minutes have elapsed.
- 5. Package is mounted on an infinite heatsink.

### 1.6 <u>HANDLING PRECAUTIONS</u>

These components are susceptible to damage by electrostatic discharge. Therefore, suitable precautions shall be employed for protection during all phases of manufacture, testing, shipment and any handling.

These components are categorised as Class 1 per ESCC Basic Specification No. 23800 with a Minimum Critical Path Failure Voltage of 600 Volts.



## 1.7 PHYSICAL DIMENSIONS AND TERMINAL IDENTIFICATION

## **SURFACE MOUNT PACKAGE (SMD.5 – 3 TERMINAL)**



|         | Dimension |       |       |
|---------|-----------|-------|-------|
| Symbols | Min       | Max   | Notes |
| А       | 2.84      | 3.15  |       |
| A1      | 0.25      | 0.51  |       |
| b       | 7.13      | 7.39  |       |
| b1      | 5.58      | 5.84  |       |
| b2      | 2.28      | 2.54  | 2     |
| b3      | 2.92      | 3.18  | 2     |
| D       | 10.03     | 10.28 |       |
| D1      | 0.76      | -     | 2     |
| E       | 7.39      | 7.64  |       |
| е       | 1.91 BSC  |       | 2     |

## **NOTES**

- 1. The terminal identification is specified by the component's geometry. See Functional Diagram for the terminal connections.
- 2. 2 places.



05/023 ISSUE 5

#### 1.8 FUNCTIONAL DIAGRAM



#### NOTES:

1. The lid is not connected to any terminal.

#### 1.9 <u>MATERIALS AND FINISHES</u>

Materials and finishes shall be as follows:

- (a) Case
  - The case shall be hermetically sealed and have a ceramic body with a Kovar lid.
- (b) Terminals
   As specified in Component Type Variants.

### 2 **REQUIREMENTS**

#### 2.1 GENERAL

The complete requirements for procurement of the components specified herein are as stated in this specification and the ESCC Generic Specification. Permitted deviations from the Generic Specification, applicable to this specification only, are listed below.

Permitted deviations from the Generic Specification and this Detail Specification, formally agreed with specific Manufacturers on the basis that the alternative requirements are equivalent to the ESCC requirement and do not affect the component's reliability, are listed in the appendices attached to this specification.

#### 2.1.1 Deviations from the Generic Specification

#### 2.1.1.1 Deviations from Screening Tests - Chart F3

- (a) Verification of Safe Operating Area The Safe Operating Area shall be verified by performing the  $\Delta V_{SD}$  test specified in Room Temperature Electrical Measurements (Thermal Resistance, Junction-to-Case).
- (b) A High Temperature Forward Bias test shall be performed instead of Power Burn-in.

#### 2.1.1.2 Deviations from Qualification and Periodic Tests - Chart F4

- (a) Constant Acceleration is not applicable (for SMD.5).
- (b) Terminal Strength is not applicable (for SMD.5).

#### 2.2 <u>WAFER LOT ACCEPTANCE</u>

A SEM inspection shall be performed as specified in the ESCC Generic Specification.



### 2.3 MARKING

The marking shall be in accordance with the requirements of ESCC Basic Specification No. 21700 and as follows.

The information to be marked on the component shall be:

- (a) The ESCC Qualified Component symbol (for ESCC qualified components only).
- (b) The ESCC Component Number.
- (c) Traceability information.

### 2.4 <u>ELECTRICAL MEASUREMENTS AT ROOM, HIGH AND LOW TEMPERATURES</u>

Electrical measurements shall be performed at room, high and low temperatures. Consolidated notes are given after the tables.

### 2.4.1 Room Temperature Electrical Measurements

Unless otherwise specified, the measurements shall be performed at  $T_{amb}$  = +22 ±3°C.

| Characteristics                             | Symbols              | MIL-STD-750 | Test Conditions                                                 | Limits |     | Units |
|---------------------------------------------|----------------------|-------------|-----------------------------------------------------------------|--------|-----|-------|
|                                             |                      | Test Method |                                                                 | Min    | Max |       |
| Drain-to-Source<br>Breakdown Voltage        | V <sub>(BR)DSS</sub> | 3407        | V <sub>GS</sub> = 0V, I <sub>D</sub> = 1mA<br>Bias condition C  | 100    | -   | V     |
| Gate-to-Source<br>Leakage Current 1         | I <sub>GSS1</sub>    | 3411        | $V_{GS} = 20V, V_{DS} = 0V$<br>Bias condition C                 | -      | 100 | nA    |
| Gate-to-Source<br>Leakage Current 2         | I <sub>GSS2</sub>    | 3411        | $V_{GS} = -20V, V_{DS} = 0V$<br>Bias condition C                | -100   | -   | nA    |
| Drain Current                               | I <sub>DSS</sub>     | 3413        | V <sub>DS</sub> = 80V, V <sub>GS</sub> = 0V<br>Bias condition C | -      | 10  | μA    |
| Gate-to-Source<br>Threshold Voltage         | V <sub>GS(th)</sub>  | 3403        | $V_{DS} \ge V_{GS}$ $I_D=1mA$                                   | 2      | 4.5 | V     |
| Static Drain-to-<br>Source On<br>Resistance | r <sub>DS(on)</sub>  | 3421        | V <sub>GS</sub> = 12V, I <sub>D</sub> = 4A<br>Note 1            | -      | 0.3 | Ω     |
| Source-to-Drain<br>Diode Forward<br>Voltage | V <sub>SD</sub>      | 4011        | V <sub>GS</sub> = 0V, I <sub>SD</sub> = 8A<br>Note 1            | -      | 1.5 | V     |
| Thermal Resistance,<br>Junction-to-Case     | R <sub>th(j-c)</sub> | 3161        | Note 2                                                          | -      | 5   | °C/W  |
| Input Capacitance                           | C <sub>iss</sub>     | 3431        | $V_{GS} = 0V$ , $V_{DS} = 25V$<br>f = 1MHz                      | 527    | 791 | pF    |
| Output<br>Capacitance                       | C <sub>oss</sub>     | 3453        |                                                                 | 76     | 114 | pF    |
| Reverse Transfer<br>Capacitance             | C <sub>rss</sub>     | 3433        |                                                                 | 31     | 47  | pF    |



ISSUE 5

| Characteristics          | Symbols MIL-STD-750 |             | Test Conditions                                                                   | Limits |     | Units |
|--------------------------|---------------------|-------------|-----------------------------------------------------------------------------------|--------|-----|-------|
|                          |                     | Test Method |                                                                                   | Min    | Max |       |
| Total Gate Charge        | Qg                  | 3471        | $V_{GS} = 12V, V_{DS} = 50V$<br>$I_{D} = 4A$                                      | 15     | 22  | nC    |
| Gate-to-Source<br>Charge | Q <sub>gs</sub>     |             |                                                                                   | 2.5    | 4.5 | nC    |
| Gate-to-Drain<br>Charge  | Q <sub>gd</sub>     |             |                                                                                   | 4.3    | 6.5 | nC    |
| Turn-on Delay<br>Time    | t <sub>d(on)</sub>  | 3472        | $V_{GS} = 12V, V_{DS} = 50V$<br>$I_{D} = 4A$                                      | 5      | 10  | ns    |
| Rise Time                | t <sub>r</sub>      |             | $R_G = 4.7\Omega$                                                                 | 2      | 9   | ns    |
| Turn-off Delay<br>Time   | t <sub>d(off)</sub> |             |                                                                                   | 13     | 30  | ns    |
| Fall Time                | t <sub>f</sub>      |             |                                                                                   | 2.5    | 7.5 | ns    |
| Reverse Recovery<br>Time | t <sub>rr</sub>     | 3473        | $V_{DS} = 50V, I_{SD} = 8A$<br>$di/dt = 100A/\mu s$<br>$T_j = +25 \pm 3^{\circ}C$ | 196    | 294 | ns    |

# 2.4.2 <u>High and Low Temperatures Electrical Measurements</u>

| Characteristics                             |                     |             |                                                                                                                                | Lin  | nits  | Units |
|---------------------------------------------|---------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|
|                                             |                     | Test Method | Note 3                                                                                                                         | Min  | Max   |       |
| Gate-to-Source<br>Leakage Current 1         | I <sub>GSS1</sub>   | 3411        | $V_{GS} = 20V$ , $V_{DS} = 0V$<br>Bias condition C<br>$T_{case} = +125 (+0-5)^{\circ}C$                                        | -    | 200   | nA    |
| Gate-to-Source<br>Leakage Current 2         | I <sub>GSS2</sub>   | 3411        | $V_{GS}$ = -20V, $V_{DS}$ = 0V<br>Bias condition C<br>$T_{case}$ = +125 (+0-5)°C                                               | -200 | -     | nA    |
| Drain Current                               | I <sub>DSS</sub>    | 3413        | $V_{DS} = 80V$ , $V_{GS} = 0V$<br>Bias condition C<br>$T_{case} = +125 (+0-5)^{\circ}C$                                        | 1    | 100   | μΑ    |
| Gate-to-Source<br>Threshold Voltage         | V <sub>GS(th)</sub> | 3403        | $\begin{aligned} &V_{DS} \geq V_{GS} \\ &I_{D} = 1 \text{mA} \\ &T_{case} = +125 \text{ (+0-5)}^{\circ}\text{C} \end{aligned}$ | 1.5  | 3.7   | >     |
|                                             |                     |             | $\begin{aligned} & V_{DS} \geq V_{GS} \\ & I_D = 1 \text{mA} \\ & T_{case} = -55 \text{ (+5-0)}^{\circ}\text{C} \end{aligned}$ | 2.1  | 5.5   | V     |
| Static Drain-to-<br>Source On<br>Resistance | r <sub>DS(on)</sub> | 3421        | $V_{GS} = 12V, I_D = 4A$<br>$T_{case} = +125 (+0-5)^{\circ}C$<br>Note 1                                                        | -    | 0.72  | Ω     |
| Source-to-Drain<br>Diode Forward<br>Voltage | V <sub>SD</sub>     | 4011        | $V_{GS} = 0V, I_{SD} = 8A$<br>$T_{case} = +125 (+0-5)^{\circ}C$<br>Note 1                                                      | -    | 1.275 | V     |



### 2.4.3 Notes to Room, High and Low Electrical Measurements

- Pulsed measurement: Pulse Width ≤ 300µs, Duty Cycle ≤ 2%.
- 2. The  $R_{th(j-s)}$  limit is guaranteed by performing a  $\Delta V_{SD}$  (go-no-go) test. The following test conditions and limits shall apply:
  - V<sub>DS</sub> = 6V
  - $I_D = 4.26A$
  - I<sub>cal</sub> = 5mA
  - $t_{pulse} = 20ms$
  - t<sub>cal</sub> = 50μs
  - V<sub>SD</sub> = 140mV minimum, 250mV maximum.
- 3. Read and record measurements shall be performed on a sample of 5 components with 0 failures allowed. Alternatively a 100% inspection may be performed.

#### 2.5 PARAMETER DRIFT VALUES

Unless otherwise specified, the measurements shall be performed at  $T_{amb}$  = +22 ±3°C.

The test methods and test conditions shall be as per the corresponding test defined in Room Temperature Electrical Measurements.

The drift values ( $\Delta$ ) shall not be exceeded for each characteristic specified. The corresponding absolute limit values for each characteristic shall not be exceeded.

| Characteristics                      | Symbols             |                        | Limits |       | Units |
|--------------------------------------|---------------------|------------------------|--------|-------|-------|
|                                      |                     | Drift                  | Abso   | olute |       |
|                                      |                     | Value<br>Δ             | Min    | Max   |       |
| Gate-to-Source Leakage<br>Current 1  | I <sub>GSS1</sub>   | ±50<br>or (1)<br>±100% | 1      | 100   | nA    |
| Gate-to-Source Leakage<br>Current 2  | I <sub>GSS2</sub>   | ±50<br>or (1)<br>±100% | -100   | -     | nA    |
| Drain Current                        | I <sub>DSS</sub>    | ±4<br>or (1)<br>±100%  | 1      | 10    | μΑ    |
| Gate-to-Source Threshold Voltage     | $V_{GS(th)}$        | ±5%                    | 2      | 4.5   | V     |
| Static Drain-to-Source On Resistance | r <sub>DS(on)</sub> | ±10%                   | -      | 0.3   | Ω     |

#### NOTES:

1. Whichever is the greater referred to the initial value.



### 2.6 <u>INTERMEDIATE AND END-POINT ELECTRICAL MEASUREMENTS</u>

Unless otherwise specified, the measurements shall be performed at  $T_{amb}$  = +22 ±3°C.

The test methods and test conditions shall be as per the corresponding test defined in Room Temperature Electrical Measurements.

The limit values for each characteristic shall not be exceeded.

| Characteristics                      | Symbols             | Limits |     | Units |
|--------------------------------------|---------------------|--------|-----|-------|
|                                      |                     | Min    | Max |       |
| Drain Current                        | I <sub>DSS</sub>    | -      | 10  | μA    |
| Gate-to-Source Threshold Voltage     | $V_{GS(th)}$        | 2      | 4.5 | V     |
| Static Drain-to-Source On Resistance | r <sub>DS(on)</sub> | -      | 0.3 | Ω     |

### 2.7 <u>HIGH TEMPERATURE REVERSE BIAS BURN-IN CONDITIONS</u>

HTRB Burn-in shall be performed in accordance with MIL-STD-750, Test Method 1042, Test Condition A with the following conditions:

| Characteristics         | Symbols          | Test Conditions | Units |
|-------------------------|------------------|-----------------|-------|
| Ambient Temperature     | T <sub>amb</sub> | +150 (+0 -5)    | °C    |
| Drain-to-Source Voltage | $V_{DS}$         | 80              | V     |
| Gate-to-Source Voltage  | $V_{GS}$         | 0               | V     |
| Duration                | t                | 240 minimum     | Hours |

### 2.8 <u>HIGH TEMPERATURE FORWARD BIAS BURN-IN CONDITIONS</u>

HTFB Burn-in shall be performed in accordance with MIL-STD-750, Test Method 1042, Test Condition B with the following conditions:

| Characteristics         | Symbols          | Test Conditions | Units |
|-------------------------|------------------|-----------------|-------|
| Ambient Temperature     | T <sub>amb</sub> | +150 (+0 -5)    | °C    |
| Drain-to-Source Voltage | $V_{DS}$         | 0               | V     |
| Gate-to-Source Voltage  | $V_{GS}$         | 16              | V     |
| Duration                | t                | 48 minimum      | Hours |



### 2.9 OPERATING LIFE CONDITIONS

Operating Life shall consist of High Temperature Reverse Bias in accordance with MIL-STD-750, Test Method 1042, Test Condition A, followed by High Temperature Forward Bias in accordance with MIL-STD-750, Test Method 1042, Test Condition B. The test conditions are as follows:

### HIGH TEMPERATURE REVERSE BIAS CONDITIONS

| Characteristics         | Symbols          | nbols Test Conditions |    |
|-------------------------|------------------|-----------------------|----|
| Ambient Temperature     | T <sub>amb</sub> | +150 (+0 -5)          | °C |
| Drain-to-Source Voltage | $V_{DS}$         | 80                    | V  |
| Gate-to-Source Voltage  | $V_{GS}$         | 0                     | V  |
| Duration                | t                | 1000 minimum Hou      |    |

### HIGH TEMPERATURE FORWARD BIAS CONDITIONS

| Characteristics         | Symbols          | Test Conditions | Units |
|-------------------------|------------------|-----------------|-------|
| Ambient Temperature     | T <sub>amb</sub> | +150 (+0 -5)    | °C    |
| Drain-to-Source Voltage | $V_{DS}$         | 0               | V     |
| Gate-to-Source Voltage  | $V_{GS}$         | 16              | V     |
| Duration                | t                | 1000 minimum    | Hours |

### 2.10 TOTAL DOSE RADIATION TESTING

All lots shall be irradiated in accordance with ESCC Basic Specification No. 22900, standard dose rate (window 1: 3.6kRAD to 36kRAD per hour).

### 2.10.1 Bias Conditions and Total Dose Level for Total Dose Radiation Testing

The following bias condition (worst-case) shall be used for Total Dose Radiation Testing at  $T_{amb} = +22 \pm 3^{\circ}C$ :

With  $V_{GS}$  bias = +15V and  $V_{DS}$  = 0V during irradiation.

The total dose level applied shall be as specified in the component type variant information herein or in the Purchase Order.



### 2.10.2 <u>Electrical Measurements for Total Dose Radiation Testing</u>

Prior to irradiation testing the devices shall have successfully met Room Temperature Electrical Measurements specified herein.

Unless otherwise stated the measurements shall be performed at  $T_{amb}$  = +22 ±3°C.

Unless otherwise specified the test methods and test conditions shall be as per the corresponding test defined in Room Temperature Electrical Measurements.

The parameters to be measured during irradiation testing, on completion of irradiation testing, after 24 hours anneal at Room Temperature and after 168 hours anneal at +100 ±3°C are shown below.

| Characteristics                          | Symbols             | Limits         |          |     | Units |
|------------------------------------------|---------------------|----------------|----------|-----|-------|
|                                          |                     | Drift Values   | Absolute |     |       |
|                                          |                     | Δ              | Min      | Max |       |
| Drain-to-Source Voltage<br>Note 1        | $V_{DSS}$           | -25%<br>Note 2 | N/A      |     | V     |
| Gate-to-Source Leakage<br>Current 1      | I <sub>GSS1</sub>   | +1.5           | -        | 100 | nA    |
| Gate-to-Source Leakage<br>Current 2      | I <sub>GSS2</sub>   | -1.5           | -100     | -   | nA    |
| Drain Current                            | I <sub>DSS</sub>    | +1             | -        | 10  | μA    |
| Gate-to-Source Threshold Voltage         | $V_{GS(th)}$        | -60% / +30%    | 2        | 4.5 | V     |
| Static Drain-to-Source On Resistance     | r <sub>DS(on)</sub> | ±10%           | -        | 0.3 | Ω     |
| Source-to-Drain Diode<br>Forward Voltage | $V_{SD}$            | ±2%            | -        | 1.5 | V     |
| Total Gate Charge                        | $Q_g$               | -5% / +40%     | 15       | 22  | nC    |
| Gate-to-Source Charge                    | $Q_{gs}$            | ±35%           | 2.5      | 4.5 | nC    |
| Gate-to-Drain Charge                     | $Q_{gd}$            | -5% / +130%    | 4.3      | 6.5 | nC    |

#### **NOTES:**

- 1. Drain-to-Source Voltage measurements shall be made in accordance with MIL-STD-750, Test Method 3405, with  $V_{GS} = 0V$  and  $I_D = 1mA$ .
- 2. Referred to an initial Drain-to-Source Voltage measurement made prior to the commencement of Total Dose Radiation Testing.



# APPENDIX 'A' AGREED DEVIATIONS FOR STMICROELECTRONICS (F)

| ITEMS AFFECTED                                                                 | DESCRIPTION OF DEVIATIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Deviations from Room<br>Temperature Electrical<br>Measurements                 | The AC characteristics $C_{iss}$ , $C_{oss}$ , $C_{rss}$ , $Q_g$ , $Q_{gs}$ , $Q_{gd}$ , $t_{d(on)}$ , $t_r$ , $t_{d(off)}$ , $t_f$ and $t_{rr}$ may be considered guaranteed but not tested if successful pilot lot testing has been performed on the wafer lot in accordance with STMicroelectronics "wafers acceptation" internal procedure as specified in the PID, which includes AC ( $C_{iss}$ , $C_{oss}$ , $C_{rss}$ , $Q_g$ , $Q_{gs}$ , $Q_{gd}$ , $t_{d(on)}$ , $t_r$ , $t_{d(off)}$ , $t_f$ and $t_{rr}$ ) characteristic measurements per the Detail Specification.  A summary of the pilot lot testing shall be provided if required by the Purchase Order. |
| Deviations from Electrical<br>Measurements for Total<br>Dose Radiation Testing | The AC characteristics $Q_g$ , $Q_{gs}$ and $Q_{gd}$ need not be measured because they are guaranteed by the results obtained by STMicroelectronics during the evaluation phase which proved these characteristics are directly correlated to the $V_{GS(th)}$ shift.                                                                                                                                                                                                                                                                                                                                                                                                      |
| Deviations from<br>Screening<br>Tests - Chart F3                               | Solderability is not applicable unless specifically stipulated in the Purchase Order.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

### ADDITIONAL DATA - STMICROELECTRONICS (F)

N.B: Heavy ions characterisation has been carried out on STRH100N10 devices. The STRH8N10 is based on the same technology and the same epitaxy. The results obtained on the STRH100N10 are considered transposable to the STRH8N10.

#### (a) Derating for Space Application

These components are susceptible to Single Event Gate Rupture if operated in a space environment unless the following derating is applied:

 $V_{DS} \le 100V$  when  $V_{GS} = 0V$ 

 $V_{DS} \le 80V$  when  $V_{GS} = -2V$ 

 $V_{DS} \le 60V$  when  $V_{GS} = -5V$ 

 $V_{DS} \le 30V$  when  $V_{GS} = -10V$ 

 $V_{DS} \le 10V$  when  $V_{GS} = -20V$ 

The derating for space applications was originally obtained on STRH100N10 devices under the following test conditions. The testing was performed in a vacuum at UCL (Louvain-la-Neuve, Belgium):

Ion used = Kr

 $LET = 32MeV/(mg/cm^2)$ 

Energy= 768MeV

Range =  $94\mu m$ 



ISSUE 5

# Single Event Safe Operating Area for STRH100N10

