

Page i

# INTEGRATED CIRCUITS, SILICON MONOLITHIC, BIPOLAR 8-INPUT POSITIVE NAND GATE, BASED ON TYPE 54LS30

ESCC Detail Specification No. 9201/019

# ISSUE 1 October 2002





#### **ESCC Detail Specification**

| PAGE  | ii |
|-------|----|
| ISSUE | 1  |

#### **LEGAL DISCLAIMER AND COPYRIGHT**

European Space Agency, Copyright © 2002. All rights reserved.

The European Space Agency disclaims any liability or responsibility, to any person or entity, with respect to any loss or damage caused, or allleged to be caused, directly or indirectly by the use and application of this ESCC publication.

This publication, without the prior permission of the European Space Ageny and provided that it is not used for a commercial purpose, may be:

- copied in whole in any medium without alteration or modification.
- copied in part, in any medium, provided that the ESCC document identification, comprising the ESCC symbol, document number and document issue, is removed.



# european space agency agence spatiale européenne

Pages 1 to 28

# INTEGRATED CIRCUITS, SILICON MONOLITHIC, BIPOLAR 8-INPUT POSITIVE NAND GATE, BASED ON TYPE 54LS30

ESA/SCC Detail Specification No. 9201/019



# space components coordination group

|              |              | Approved by   |                                    |  |
|--------------|--------------|---------------|------------------------------------|--|
| Issue/Rev.   | Date         | SCCG Chairman | ESA Director General or his Deputy |  |
| Issue 5      | January 1994 | To no me as   | Lelub                              |  |
| Revision 'A' | January 1995 | Tomomens      | 1 dom                              |  |
|              |              |               |                                    |  |
|              |              |               |                                    |  |



Rev. 'A'

PAGE 2

ISSUE 5

# **DOCUMENTATION CHANGE NOTICE**

| Rev.<br>Letter | Rev.<br>Date | CHANGE<br>Reference Item                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Approved DCR No.                                                                                 |
|----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Letter         | Date         | This issue supersedes Issue 4 and incorporates all modifications defined in Revisions 'A', 'B', 'C', 'D' and 'E' to Issue 4 and the following DCR's:-  Cover page DCN  Table 1(a) : Lead Material and/or Finish amended for existing Variants : Variants 11 and 12 added  Table 1(b) : No. 2, in Remarks, Note No. amended to "1" : No. 3, in Remarks, Note No. amended to "2" : No. 6, existing temperature specified for DIL/FP , new temperature and Note reference added for                                                                                                                                      | None<br>None<br>22881<br>22881<br>23573<br>23573<br>23573                                        |
|                |              | CCP  : Note 1 renumbered as "2" : Note 2 renumbered as "3" and text amended : Note 3 renumbered as "1" : New Note 4 added  Figures 2(a), (b) : Drawing and Table amended Figures 2(a), (b), (c) : Imperial dimensions deleted  Figures 2(b), (c) : Reference to Note 6 amended to "Note 10"  Figure 2(d) : New figure added  Notes to Figures : Title of the notes amended : Note 1, last sentence added : Note 8, 'or terminals' added                                                                                                                                                                               | 23573<br>23573<br>23573<br>23573<br>221033<br>22881<br>23519<br>22881<br>22881<br>22881<br>22881 |
|                |              | : Note 9, rewritten : Notes 11 and 12 added Figure 3(a) : Figure for chip carrier package added : Subtitles added above both drawings : Comparison table added : Note 1 added                                                                                                                                                                                                                                                                                                                                                                                                                                         | 22881<br>22881<br>22881<br>22881<br>22881<br>22881                                               |
|                |              | Figure 3(b) : Note added Para. 4.2.2 : PIND deviation deleted, "None" added Para. 4.2.4 : Deviation deleted, "None" added Para. 4.2.5 : Deviation deleted, "None" added Para. 4.3.2 : Paragraph rewritten Para. 4.4.2 : Paragraph rewritten Para. 4.5.2 : Paragraph rewritten Para. 4.5.3 : Paragraph standardised Para. 4.6.3 : "and functional test sequence" deleted Para. 4.7.1 : "T <sub>amb</sub> " added before " + 22 ± 3 ° C" Paras. 4.7.2 & 4.7.3 : In title and paragraph, "burn-in" amended to read "power burn-in"  Figure 4(h) : In Note 1, t <sub>p</sub> corrected to "0.5" Para. 4.8 : Title amended | 23519<br>21048<br>22919<br>22919<br>23460<br>22881<br>22881<br>23519<br>23519                    |
| 'A'            | Jan. '95     | P1. Cover Page P2. DCN P16. Para. 4.3.2 : Maximum weights amended                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | None<br>None<br>221047                                                                           |



PAGE 3

ISSUE 5

# **TABLE OF CONTENTS**

| 1.             | GENERAL                                                                           | <u>Page</u><br><b>5</b> |
|----------------|-----------------------------------------------------------------------------------|-------------------------|
| 1.1            | Scope                                                                             | 5                       |
| 1.2            | Component Type Variants                                                           | 5                       |
| 1.3            | Maximum Ratings                                                                   | 5                       |
| 1.4            | Parameter Derating Information                                                    | 5                       |
| 1.5            | Physical Dimensions                                                               | 5                       |
| 1.6            | Pin Assignment                                                                    | 5                       |
| 1.7            | Truth Table                                                                       | 5                       |
| 1.8            | Circuit Schematic                                                                 | 5                       |
| 1.9            | Functional Diagram                                                                | 5                       |
| 2.             | APPLICABLE DOCUMENTS                                                              | 15                      |
| 3.             | TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS                              | 15                      |
| 4.             | REQUIREMENTS                                                                      | 15                      |
| 4.1            | General                                                                           | 15                      |
| 4.2            | Deviations from Generic Specification                                             | 15                      |
| 4.2.1          | Deviations from Special In-process Controls                                       | 15                      |
| 4.2.2          | Deviations from Final Production Tests                                            | 15                      |
| 4.2.3          | Deviations from Burn-in Tests                                                     | 15                      |
| 4.2.4          | Deviations from Qualification Tests                                               | 15                      |
| 4.2.5          | Deviations from Lot Acceptance Tests                                              | 15                      |
| 4.3            | Mechanical Requirements                                                           | 16                      |
| 4.3.1          | Dimension Check                                                                   | 16                      |
| 4.3.2          | Weight                                                                            | 16                      |
| 4.4            | Materials and Finishes                                                            | 16                      |
| 4.4.1          | Case                                                                              | 16                      |
| 4.4.2          | Lead Material and Finish                                                          | 16                      |
| 4.5            | Marking                                                                           | 16                      |
| 4.5.1          | General                                                                           | 16                      |
| 4.5.2          | Lead Identification                                                               | 16                      |
| 4.5.3          | The SCC Component Number                                                          | 17                      |
| 4.5.4          | Traceability Information                                                          | 17                      |
| 4.6            | Electrical Measurements                                                           | 17                      |
| 4.6.1          | Electrical Measurements at Room Temperature                                       | 17                      |
| 4.6.2          | Electrical Measurements at High and Low Temperatures                              | 17                      |
| 4.6.3          | Circuits for Electrical Measurements                                              | 17                      |
| 4.7            | Burn-in Tests                                                                     | 17                      |
| 4.7.1          | Parameter Drift Values                                                            | 17                      |
| 4.7.2          | Conditions for Power Burn-in                                                      | 17                      |
| 4.7.3          | Electrical Circuits for Power Burn-in                                             | 17                      |
| 4.8            | Environmental and Endurance Tests                                                 | 26<br>26                |
| 4.8.1          | Electrical Measurements on Completion of Environmental Tests                      | 26<br>26                |
| 4.8.2          | Electrical Measurements at Intermediate Points during Endurance Tests             | 26<br>26                |
| 4.8.3          | Electrical Measurements on Completion of Endurance Tests                          | 26<br>26                |
| 4.8.4          | Conditions for Operating Life Tests  Electrical Circuits for Operating Life Tests | 26                      |
| 4.8.5<br>4.8.6 | Conditions for High Temperature Storage Test                                      | 26                      |



PAGE 4 ISSUE 5

|       |                                                                                  | <u>Page</u> |
|-------|----------------------------------------------------------------------------------|-------------|
| TABLE | <u>:s</u>                                                                        |             |
| 1(a)  | Type Variants                                                                    | 6           |
| 1(b)  | Maximum Ratings                                                                  | 6           |
| 2 ′   | Electrical Measurements at Room Temperature, D.C. Parameters                     | 18          |
|       | Electrical Measurements at Room Temperature, A.C. Parameters                     | 19          |
| 3     | Electrical Measurements at High and Low Temperatures                             | 20          |
| 4     | Parameter Drift Values                                                           | 24          |
| 5     | Conditions for Power Burn-in and Operating Life Test                             | 24          |
| 6     | Electrical Measurements on Completion of Environmental Tests and at Intermediate | 27          |
|       | Points and on Completion of Endurance Tests                                      |             |
| FIGUE | <u>res</u>                                                                       |             |
| 1     | Not applicable                                                                   | N/A         |
| 2     | Physical Dimensions                                                              | 7           |
| 3(a)  | Pin Assignment                                                                   | 12          |
| 3(b)  | Truth Table                                                                      | 13          |
| 3(c)  | Circuit Schematic                                                                | 14          |
| 3(d)  | Functional Diagram                                                               | 14          |
| 4     | Circuits for Electrical Measurements                                             | 21          |
| 5     | Electrical Circuit for Power Burn-in and Operating Life Test                     | 25          |
| APPE  | NDICES (Applicable to specific Manufacturers only)                               |             |
| 'A'   | Agreed Deviations for Texas Instruments (F)                                      | 28          |



PAGE

ISSUE 5

5

#### 1. GENERAL

#### 1.1 SCOPE

This specification details the ratings, physical and electrical characteristics, test and inspection data for a silicon monolithic, low power bipolar Schottky 8-Input Positive NAND Gate, based on Type 54LS30. It shall be read in conjunction with ESA/SCC Generic Specification No. 9000, the requirements of which are supplemented herein.

#### 1.2 COMPONENT TYPE VARIANTS

Variants of the basic type integrated circuits specified herein, which are also covered by this specification, are given in Table 1(a).

#### 1.3 MAXIMUM RATINGS

The maximum ratings, which shall not be exceeded at any time during use or storage, applicable to the integrated circuits specified herein, are as scheduled in Table 1(b).

# 1.4 PARAMETER DERATING INFORMATION (FIGURE 1)

Not applicable.

#### 1.5 PHYSICAL DIMENSIONS

The physical dimensions of the integrated circuits specified herein are shown in Figure 2.

## 1.6 PIN ASSIGNMENT

As per Figure 3(a).

#### 1.7 TRUTH TABLE

As per Figure 3(b).

#### 1.8 CIRCUIT SCHEMATIC

As per Figure 3(c).

#### 1.9 FUNCTIONAL DIAGRAM

As per Figure 3(d).



PAGE 6

ISSUE 5

## TABLE 1(a) - TYPE VARIANTS

| VARIANT | CASE | FIGURE | LEAD MATERIAL<br>AND/OR FINISH |
|---------|------|--------|--------------------------------|
| 01      | FLAT | 2(a)   | D7                             |
| 02      | FLAT | 2(a)   | G4                             |
| 05      | DIL  | 2(b)   | D7                             |
| 06      | DIL  | 2(b)   | G4                             |
| 07      | DIL  | 2(c)   | D7                             |
| 08      | DIL  | 2(c)   | D3 or D4                       |
| 11      | CCP  | 2(d)   | 7                              |
| 12      | CCP  | 2(d)   | 4                              |

# TABLE 1(b) - MAXIMUM RATINGS

| No. | CHARACTERISTICS                                    | SYMBOL           | MAXIMUM RATINGS | UNIT | REMARKS          |
|-----|----------------------------------------------------|------------------|-----------------|------|------------------|
| 1   | Supply Voltage                                     | V <sub>CC</sub>  | -0.5 to 7.0     | ٧    | -                |
| 2   | Input Voltage                                      | V <sub>IN</sub>  | -0.5 to 7.0     | ٧    | Note 1           |
| 3   | Device Dissipation                                 | $P_{D}$          | 6.05            | mWdc | Note 2           |
| 4   | Operating Temperature<br>Range                     | T <sub>op</sub>  | – 55 to + 125   | °C   | -                |
| 5   | Storage Temperature<br>Range                       | T <sub>stg</sub> | - 65 to + 150   | °C   | -                |
| 6   | Soldering Temperature<br>For FP and DIP<br>For CCP | T <sub>sol</sub> | + 265<br>+ 245  | °C   | Note 3<br>Note 4 |

#### NOTES

- 1. Input current limited to -18mA.
- 2. Must withstand added  $P_D$  due to short circuit conditions (i.e.  $l_{OS}$ ) at one output for 5 seconds.
- 3. Duration 10 seconds maximum at a distance of not less than 1.5mm from the device body and the same lead shall not be resoldered until 3 minutes have elapsed.
- 4. Duration 5 seconds maximum and the same terminal shall not be resoldered until 3 minutes have elapsed.



PAGE

ISSUE 5

# FIGURE 2 - PHYSICAL DIMENSIONS

# FIGURE 2(a) - FLAT PACKAGE



| OVAMPOL | MILLIMETRES |        | NOTES |  |
|---------|-------------|--------|-------|--|
| SYMBOL  | MIN         | MAX    | NOTES |  |
| Α       | 1.27        | 2.03   |       |  |
| b       | 0.38        | 0.56   | 8     |  |
| С       | 0.08        | 0.23   | 8     |  |
| D       | 8.56        | 8.89   | 4     |  |
| Е       | 5.97        | 6.73   |       |  |
| E1      | 7.00 T      | /PICAL | 4     |  |
| е       | 1.27 T      | PICAL  | 5, 9  |  |
| L       | 6.86        | 8.00   | 8     |  |
| L1·     | 21.34       | 21.84  |       |  |
| Q       | 0.51        | 1.02   | 2     |  |
| S       | 0.25        | 0.64   | 7     |  |

NOTES: See Page 11.



PAGE 8

ISSUE 5

# FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED)

## FIGURE 2(b) - DUAL-IN-LINE PACKAGE



| SYMBOL | MILLIM | NOTES  |       |
|--------|--------|--------|-------|
| SYMBOL | MIN    | MAX    | NOTES |
| Α      | -      | 5.08   |       |
| b      | 0.38   | 0.66   | 8     |
| b1     | -      | 1.78   | 8     |
| С      | 0.20   | 0.44   | 8     |
| D      | 19.18  | 19.94  | 4     |
| E      | 6.22   | 7.62   | 4     |
| E1     | 7.37   | 8.13   |       |
| е      | 2.54 T | /PICAL | 6, 9  |
| F      | 1.27 T | /PICAL |       |
| Н      | 0.76   | -      | 8     |
| L      | 3.30   | 5.08   | 8     |
| Q      | 0.51   | -      | 3     |
| S      | 1.78   | 2.54   | 7     |
| α      | 0°     | 15°    | 10    |

NOTES: See Page 11.



PAGE

ISSUE 5

9

# FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED)

# FIGURE 2(c) - DUAL-IN-LINE PACKAGE





| SYMBOL  | MILLIM    | NOTES  |       |
|---------|-----------|--------|-------|
| STIMBUL | MIN. MAX. |        | NOTES |
| Α       | -         | 5.08   | •     |
| b       | 0.36      | 0.58   | 8     |
| b1      | 0.76      | 1.78   | 8     |
| С       | 0.20      | 0.38   | 8     |
| D       | 16.26     | 19.96  | -     |
| E       | 5.59      | 7.87   | -     |
| E1      | 7.37      | 8.13   | 4     |
| е       | 2.54 T    | /PICAL | 6, 9  |
| L       | 3.18      | 5.08   | -     |
| Q       | 0.38      | 2.03   | 3     |
| S       | 0.25      | 1.35   | 7     |
| α       | 0°        | 15°    | 10    |



PAGE 10

ISSUE 5

# FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED)

## FIGURE 2(d) - SQUARE CHIP CARRIER PACKAGE (3 LAYER BASE)



| SYMBOL | MILLIM       | NOTES |       |
|--------|--------------|-------|-------|
| SYMBOL | MIN.         | MAX.  | NOTES |
| Α      | 8.687        | 9.093 | -     |
| В      | 7.798        | 9.093 | -     |
| С      | 0.250        | 0.510 | 11    |
| D      | 0.889        | 1.143 | 12    |
| E      | 1.140        | 1.400 | 8     |
| F      | 0.559        | 0.712 | 8     |
| G      | 1.27 TYPICAL |       | 5, 9  |
| Н      | 1.630 2.540  |       | -     |



PAGE 11

ISSUE 5

# FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED)

#### NOTES TO FIGURES 2(a) TO 2(d)

- 1. Index area: a notch or a dot shall be located adjacent to Pin 1 and shall be within the shaded area shown. For chip carrier packages, the index shall be as shown in Figure 2(d).
- 2. Dimension Q shall be measured at the point of exit of the lead from the body.
- 3. Dimension Q shall be measured from the seating plane to the base plane.
- 4. This dimension allows for off-centre lids, meniscus and glass overrun.
- 5. The true position pin spacing is 1.27mm between centrelines. Each pin centreline shall be located within ±0.13mm of its true longitudinal position relative to Pins 1 and 14.
- 6. The true position pin spacing is 2.54mm between centrelines. Each pin centreline shall be located within ±0.25mm of its true longitudinal position relative to Pins 1 and 14.
- 7. Applies to all four corners.
- 8. All leads or terminals.
- 12 spaces for flat and dual-in-line packages.
   16 spaces for chip carrier packages.
- 10. Lead centre when  $\alpha$  is 0°.
- 11. Index corner only 2 dimensions.
- 12. 3 non-index corners 6 dimensions.



PAGE 12

ISSUE 5

#### FIGURE 3(a) - PIN ASSIGNMENT

#### **DUAL-IN-LINE AND FLAT PACKAGE**



#### **CHIP CARRIER PACKAGE**



(TOP VIEW)

## FLAT PACKAGE AND DUAL-IN-LINE TO CHIP CARRIER PIN ASSIGNMENT

FLAT PACKAGE AND **DUAL-IN-LINE PIN OUTS** CHIP CARRIER PIN OUTS 2 

#### NOTES

1. All references throughout this specification relate to FLAT/DIL packages only.



PAGE 13

ISSUE 5

# FIGURE 3(b) - TRUTH TABLE

| INPUT |   |   |   |   | OUTPUT |   |   |   |
|-------|---|---|---|---|--------|---|---|---|
| Α     | В | С | D | Е | F      | G | Н | Υ |
| L     | L | L | L | L | L      | L | L | Н |
| н     | L | L | L | L | L.     | L | L | Н |
| L     | Н | L | L | L | L      | L | L | Н |
| L     | L | Н | L | L | L      | L | L | Н |
| L     | L | L | Н | L | L      | L | L | Н |
| L     | L | L | L | Н | L      | L | L | Н |
| L     | L | L | L | L | Н      | L | L | Н |
| L     | L | L | L | L | L      | Н | L | Н |
| L     | L | L | L | L | L      | L | Н | Н |
|       |   |   |   |   |        |   | - |   |
|       |   |   |   |   |        |   |   |   |
| Н     | Н | Н | Н | Н | Н      | Н | L | Н |
| Н     | Н | Н | Н | Н | Н      | Н | Н | L |

- $\label{eq:notes} \frac{\text{NOTES}}{\text{1. Logic Level Definitions: L=Low Level, H=High Level.}}$
- 2. Positive Logic:  $Y = \overline{A.B.C.D.E.F.G.H}$ .



PAGE 14

ISSUE 5

# FIGURE 3(c) - CIRCUIT SCHEMATIC



# **NOTES**

1. All resistive values are nominal.

## FIGURE 3(d) - FUNCTIONAL DIAGRAM





PAGE 15

ISSUE 5

#### 2. APPLICABLE DOCUMENTS

The following documents form part of this specification and shall be read in conjunction with it:-

- (a) ESA/SCC Generic Specification No. 9000 for Integrated Circuits.
- (b) MIL-STD-883, Test Methods and Procedures for Micro-electronics.

# 3. TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS

For the purpose of this specification, the terms, definitions, abbreviations, symbols and units specified in ESA/SCC Basic Specification No. 21300 shall apply. In addition, the following abbreviations are used:-

V<sub>IC</sub> = Input Clamp Voltage.

I<sub>CC</sub> = Supply Current.

V<sub>CC</sub> = Supply Voltage.

#### 4. REQUIREMENTS

#### 4.1 GENERAL

The complete requirements for procurement of the integrated circuits specified herein are stated in this specification and ESA/SCC Generic Specification No. 9000 for Integrated Circuits. Deviations from the Generic Specification applicable to this specification only, are listed in Para. 4.2.

Deviations from the applicable Generic Specification and this Detail Specification, formally agreed with specific Manufacturers on the basis that the alternative requirements are equivalent to the ESA/SCC requirements and do not affect the components' reliability, are listed in the appendices attached to this specification.

#### 4.2 DEVIATIONS FROM GENERIC SPECIFICATION

#### 4.2.1 Deviations from Special In-process Controls

None.

#### 4.2.2 Deviations from Final Production Tests (Chart II)

None.

#### 4.2.3 Deviations from Burn-in Tests (Chart III)

- (a) Para. 7.1.1(a), High Temperature Reverse Bias tests and subsequent electrical measurements related to this test shall be omitted.
- (b) Para. 9.9.2, Electrical Measurements at High and Low Temperatures: Only a test result summary, based on go-no-go tests and presented in histogram form is required.

#### 4.2.4 Deviations from Qualification Tests (Chart IV)

None.

#### 4.2.5 Deviations from Lot Acceptance Tests (Chart V)

None.



Rev. 'A'

PAGE 16

ISSUE 5

#### 4.3 MECHANICAL REQUIREMENTS

#### 4.3.1 Dimension Check

The dimensions of the integrated circuits specified herein shall be checked. They shall conform to those shown in Figure 2.

#### 4.3.2 <u>Weight</u>

The maximum weight of the integrated circuits specified herein shall be 0.7 grammes for the flat package, 2.2 grammes for the dual-in-line package and 0.6 grammes for the chip carrier package.

#### 4.4 MATERIALS AND FINISHES

The materials and finishes shall be as specified herein. Where a definite material is not specified, a material which will enable the integrated circuits specified herein to meet the performance requirements of this specification shall be used. Acceptance or approval of any constituent material does not guarantee acceptance of the finished product.

#### 4.4.1 Case

The case shall be hermetically sealed and have a metal body with hard glass seals or a ceramic body and the lids shall be welded, brazed, preform-soldered or glass frit-sealed.

#### 4.4.2 Lead Material and Finish

For dual-in-line and flat packages, the material shall be either Type 'D' or Type 'G' with either Type '3 or 4', Type '4' or Type '7' finish in accordance with the requirements of ESA/SCC Basic Specification No. 23500. For chip carrier packages, the finish shall be either Type '4' or Type '7' in accordance with the requirements of ESA/SCC Basic Specification No. 23500. (See Table 1(a) for Type Variants).

#### 4.5 MARKING

#### 4.5.1 General

The marking of all components delivered to this specification shall be in accordance with the requirements of ESA/SCC Basic Specification No. 21700. Each component shall be marked in respect of:-

- (a) Lead Identification.
- (b) The SCC Component Number.
- (c) Traceability Information.

#### 4.5.2 Lead Identification

For dual-in-line and flat packages, an index shall be located at the top of the package in the position defined in Note 1 to Figure 2 or, alternatively, a tab may be used to identify Pin No. 1. The pin numbering must be read with the index or tab on the left-hand side. For chip carrier packages, the index shall be as defined by Figure 2(d).



PAGE 17

ISSUE 5

#### 4.5.3 The SCC Component Number

Each component shall bear the SCC Component Number which shall be constituted and marked as follows:

Detail Specification Number

Type Variant (see Table 1(a))

Testing Level (B or C, as applicable)

#### 4.5.4 Traceability Information

Each component shall be marked in respect of traceability information in accordance with the requirements of ESA/SCC Basic Specification No. 21700.

#### 4.6 ELECTRICAL MEASUREMENTS

#### 4.6.1 Electrical Measurements at Room Temperature

The parameters to be measured in respect of electrical characteristics are scheduled in Table 2. Unless otherwise specified, the measurements shall be performed at  $T_{amb}$  = +22±3 °C.

#### 4.6.2 Electrical Measurements at High and Low Temperatures

The parameters to be measured at high and low temperatures are scheduled in Table 3. The measurements shall be performed at  $T_{amb}$  = +125 and -55 °C respectively.

#### 4.6.3 <u>Circuits for Electrical Measurements</u>

Circuits for use in performing the electrical measurements listed in Tables 2 and 3 of this specification are shown in Figure 4.

#### 4.7 BURN-IN TESTS

#### 4.7.1 Parameter Drift Values

The parameter drift values applicable to burn-in are specified in Table 4 of this specification. Unless otherwise stated, measurements shall be performed at  $T_{amb}$  = +22 ±3 °C. The parameter drift values ( $\Delta$ ) applicable to the parameters scheduled, shall not be exceeded. In addition to these drift value requirements, the appropriate limit value specified for a given parameter in Table 2 shall not be exceeded.

#### 4.7.2 Conditions for Power Burn-in

The requirements for power burn-in are specified in Section 7 of ESA/SCC Generic Specification No. 9000. The conditions for power burn-in shall be as specified in Table 5 of this specification.

#### 4.7.3 Electrical Circuits for Power Burn-in

Circuits for use in performing the power burn-in tests are shown in Figure 5 of this specification.



PAGE 18

ISSUE 5

# TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - D.C. PARAMETERS

|                | OLIA DA OTEDIOTIO                                     | OVANDOL          | TEST<br>METHOD | TEST | TEST CONDITIONS                                                                        | LIMITS |      | UNIT |
|----------------|-------------------------------------------------------|------------------|----------------|------|----------------------------------------------------------------------------------------|--------|------|------|
| No.            | CHARACTERISTICS                                       | SYMBOL           | MIL-STD<br>883 | FIG. | (PINS UNDER TEST)                                                                      | MIN    | MAX  | ONT  |
| 1              | Functional Test                                       | -                | -              | 3(b) | Verify Truth Table<br>with Load.<br>Note 1                                             | -      |      | •    |
| 2<br>to<br>9   | Input Current<br>High Level 1                         | l <sub>IH1</sub> | 3010           | 4(a) | V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 2.7V<br>(Pins 1-2-3-4-5-6-11-12)             |        | 20   | μА   |
| 10<br>to<br>17 | Input Current<br>High Level 2<br>(Max. Input Voltage) | l <sub>IH2</sub> | 3010           | 4(a) | V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 7.0V<br>(Pins 1-2-3-4-5-6-11-12)             | -      | 100  | μA   |
| 18<br>to<br>25 | Input Clamp Voltage                                   | V <sub>IC</sub>  | 3009           | 4(b) | V <sub>CC</sub> = 4.5V, I <sub>IN</sub> = -18mA<br>Note 2<br>(Pins 1-2-3-4-5-6-11-12)  | -      | -1.5 | V    |
| 26<br>to<br>33 | Input Current<br>Low Level                            | l <sub>IL</sub>  | 3009           | 4(c) | V <sub>CC</sub> = 5.5V, V <sub>IL</sub> = 0.4V<br>(Pins 1-2-3-4-5-6-11-12)             | -      | -400 | μΑ   |
| 34             | Output Voltage<br>Low Level                           | V <sub>OL</sub>  | 3007           | 4(d) | V <sub>CC</sub> = 4.5V, V <sub>IH</sub> = 2.0V<br>I <sub>OL</sub> = 4.0mA<br>(Pin 8)   | -      | 0.4  | V    |
| 35<br>to<br>42 | Output Voltage<br>High Level                          | V <sub>OH</sub>  | 3006           | 4(e) | $V_{CC}$ = 4.5V, $V_{IL}$ = 0.7V<br>$V_{IH}$ = 2.0V, $I_{OH}$ = $-400\mu A$<br>(Pin 8) | 2.5    | -    | V    |
| 43             | Short Circuit<br>Output Current                       | los              | 3011           | 4(f) | V <sub>CC</sub> = 5.5V<br>Note 3<br>(Pin 8)                                            | -20    | 100  | mA   |
| 44             | Supply Current<br>Outputs High                        | Іссн             | 3005           | 4(g) | V <sub>CC</sub> = 5.5V<br>All Inputs at Ground<br>(Pin 14)                             | •      | 0.5  | mA   |
| 45             | Supply Current<br>Outputs Low                         | ICCL             | 3005           | 4(g) | g) V <sub>CC</sub> = 5.5V<br>All Inputs at 5.5V<br>(Pin 14)                            |        | 1.1  | mA   |

NOTES: See Page 19.



PAGE 19

ISSUE 5

# TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - A.C. PARAMETERS

|                |                                   | 0.44701          | TEST<br>METHOD     | TEST | TEST CONDITIONS (PINS UNDER TEST)                                                                                                                                                                              | LIM | ITS | UNIT  |
|----------------|-----------------------------------|------------------|--------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|
| No.            | CHARACTERISTICS                   | SYMBOL           | MIL-STD FIG<br>883 |      |                                                                                                                                                                                                                |     | MAX | OIVII |
| 46<br>to<br>53 | Propagation Delay,<br>Low to High | tРLН             | 3003               | 4(h) | $V_{CC} = 5.0V$ $R_L = 2.0k\Omega$ $C_L = 15pF$ $\frac{Pins}{1 \text{ to } 8}$ $2 \text{ to } 8$ $3 \text{ to } 8$ $4 \text{ to } 8$ $5 \text{ to } 8$ $6 \text{ to } 8$ $11 \text{ to } 8$ $12 \text{ to } 8$ | -   | 15  | ns    |
| 54<br>to<br>61 | Propagation Delay,<br>High to Low | t <sub>PHL</sub> | 3003               | 4(h) | $V_{CC} = 5.0V$ $R_L = 2.0k\Omega$ $C_L = 15pF$ Pins 1 to 8 2 to 8 3 to 8 4 to 8 5 to 8 6 to 8 11 to 8 12 to 8                                                                                                 | -   | 20  | ns    |

#### **NOTES**

- 1. Go-no-go test with  $V_{IL} = 0.3V$ ;  $V_{IH} = 3.0V$ ; trip point 1.5V.
- 2. All inputs and outputs not under test shall be open.
- 3. No more than one output should be shorted at a time, and only for 1 second maximum.
- 4. Propagation delay measurements shall be performed as a go-no-go test on a 100% basis. Read-and-record measurements shall be performed on an LTPD7 sample basis following the Chart III Burn-in Test.



PAGE 20

ISSUE 5

# TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES, + 125(+0-5) °C AND -55(+5-0) °C

|                |                                                       |                  | TEST<br>METHOD | TEST | TEST CONDITIONS                                                                        | LIMITS |              |      |
|----------------|-------------------------------------------------------|------------------|----------------|------|----------------------------------------------------------------------------------------|--------|--------------|------|
| No.            | CHARACTERISTICS                                       | SYMBOL           | MIL-STD<br>883 | FIG. | (PINS UNDER TEST)                                                                      | MIN    | MAX          | UNIT |
| 1              | Functional Test                                       | -                | -              | 3(b) | Verify Truth Table with Load. Note 1                                                   | -      | 1            | -    |
| 2<br>to<br>9   | Input Current<br>High Level 1                         | l <sub>IH1</sub> | 3010           | 4(a) | V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 2.7V<br>(Pins 1-2-3-4-5-6-11-12)             | -      | 20           | μА   |
| 10<br>to<br>17 | Input Current<br>High Level 2<br>(Max. Input Voltage) | l <sub>IH2</sub> | 3010           | 4(a) | V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 7.0V<br>(Pins 1-2-3-4-5-6-11-12)             | -      | 100          | μА   |
| 18<br>to<br>25 | Input Clamp Voltage                                   | V <sub>IC</sub>  | 3009           | 4(b) | $V_{CC}$ = 4.5V, $I_{IN}$ = $-18$ mA<br>Note 2<br>(Pins 1-2-3-4-5-6-11-12)             | -      | <b>-1.5</b>  | V    |
| 26<br>to<br>33 | Input Current<br>Low Level                            | I <sub>IL</sub>  | 3009           | 4(c) | V <sub>CC</sub> = 5.5V, V <sub>IL</sub> = 0.4V<br>(Pins 1-2-3-4-5-6-11-12)             | 1      | <b>-400</b>  | μA   |
| 34             | Output Voltage<br>Low Level                           | V <sub>OL</sub>  | 3007           | 4(d) | V <sub>CC</sub> = 4.5V, V <sub>IH</sub> = 2.0V<br>I <sub>OL</sub> = 4.0mA<br>(Pin 8)   | ,      | 0.4          | V    |
| 35<br>to<br>42 | Output Voltage<br>High Level                          | V <sub>OH</sub>  | 3006           | 4(e) | $V_{CC}$ = 4.5V, $V_{IL}$ = 0.7V<br>$V_{IH}$ = 2.0V, $I_{OH}$ = $-400\mu$ A<br>(Pin 8) | 2.5    | -            | V    |
| 43             | Short Circuit<br>Output Current                       | los              | 3011           | 4(f) | V <sub>CC</sub> = 5.5V<br>Note 3<br>(Pin 8)                                            | -20    | <b>— 100</b> | mA   |
| 44             | Supply Current<br>Outputs High                        | Іссн             | 3005           | 4(g) | V <sub>CC</sub> = 5.5V<br>All Inputs at Ground<br>(Pin 14)                             | -      | 0.5          | mA   |
| 45             | Supply Current<br>Outputs Low                         | ICCL             | 3005           | 4(g) | V <sub>CC</sub> = 5.5V<br>All Inputs at 5.5V<br>(Pin 14)                               |        | 1.1          | mA   |

NOTES: See Page 19.



PAGE 21

ISSUE 5

# FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS

# FIGURE 4(a) - HIGH LEVEL INPUT CURRENT

#### FIGURE 4(b) - INPUT CLAMP VOLTAGE



#### **NOTES**

1. Each input to be tested separately.

#### **NOTES**

1. Each input to be tested separately.

# FIGURE 4(c) - LOW LEVEL INPUT CURRENT



#### **NOTES**

1. Each input to be tested separately.

# FIGURE 4(d) - LOW LEVEL OUTPUT VOLTAGE



#### **NOTES**

1. All inputs at V<sub>IH</sub>.



PAGE 22

ISSUE 5

#### FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS (CONTINUED)

## FIGURE 4(e) - HIGH LEVEL OUTPUT VOLTAGE

#### FIGURE 4(f) - SHORT CIRCUIT OUTPUT CURRENT



#### **NOTES**

1. Each input in turn at  $V_{IL}$  with all other inputs at  $V_{IH}$ .

#### **NOTES**

1. Each gate to be tested separately.

#### FIGURE 4(g) - SUPPLY CURRENT



#### **NOTES**

1. For I<sub>CCH</sub> all inputs at Ground.

For I<sub>CCL</sub> all inputs at 5.5V.



PAGE 23

ISSUE 5

# FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS (CONTINUED)

#### FIGURE 4(h) - DYNAMIC TEST AND SWITCHING WAVEFORMS



#### **VOLTAGE WAVEFORMS**



#### **NOTES**

- 1. The generator has the following characteristics:  $V_{GEN} = 3.0 \pm 0.2V$ ,  $t_r < 6.0$ ns,  $t_f < 15$ ns,  $t_p = 0.5 \mu$ s, PRR = 1.0MHz,  $Z_{OUT} = 50\Omega$ .
- 2. All diodes are 1N916 or 1N3064.
- 3.  $C_L = 15pF$  minimum including scope probe, wiring and stray capacitance without package in test fixture.
- 4. Each gate tested separately.
- 5.  $R_L = 2.0k\Omega \pm 5\%$ .



PAGE 24

ISSUE 5

## **TABLE 4 - PARAMETER DRIFT VALUES**

| No.            | CHARACTERISTICS               | SYMBOL           | SPEC. AND/OR<br>TEST METHOD | TEST CONDITIONS | CHANGE<br>LIMITS<br>(Δ) | UNIT    |
|----------------|-------------------------------|------------------|-----------------------------|-----------------|-------------------------|---------|
| 2<br>to<br>9   | Input Current<br>High Level 1 | l <sub>IH1</sub> | As per Table 2              | As per Table 2  | ±20<br>or (1)<br>±0.5   | %<br>μA |
| 26<br>to<br>33 | Input Current<br>Low Level    | l <sub>IL</sub>  | As per Table 2              | As per Table 2  | ±18                     | μА      |
| 34             | Output Voltage<br>Low Level   | V <sub>OL</sub>  | As per Table 2              | As per Table 2  | ±60                     | mV      |
| 35<br>to<br>42 | Output Voltage<br>High Level  | V <sub>OH</sub>  | As per Table 2              | As per Table 2  | ±240                    | mV      |

## **NOTES**

1. Whichever is greater, referred to the initial value.

# TABLE 5 - CONDITIONS FOR POWER BURN-IN AND OPERATING LIFE TEST

| No. | CHARACTERISTICS      | SYMBOL           | CONDITION            | UNIT |
|-----|----------------------|------------------|----------------------|------|
| 1   | Ambient Temperature  | T <sub>amb</sub> | + 125( + 0 - 5)      | °C   |
| 2   | Power Supply Voltage | V <sub>CC</sub>  | 5(+0.5-0)            | V    |
| 3   | Pulse Voltage        | $V_{GEN}$        | 0.5 max. to 3.0 min. | ٧    |
| 4   | Frequency            | f                | 100<br>(Note 1)      | Hz   |
| 5   | Fan-out              | -                | 10                   |      |
| 6   | Rise Time            | t <sub>r</sub>   | 50 max.              | μs   |
| 7   | Fall Time            | t <sub>f</sub>   | 50 max.              | μs   |
| 8   | Duty Cycle           | -                | 20 min.              | %    |

## **NOTES**

1. Tolerance ± 10%.

PAGE 25

ISSUE 5

# FIGURE 5 - ELECTRICAL CIRCUIT FOR POWER BURN-IN AND OPERATING LIFE TEST



 $\frac{\text{NOTES}}{\text{1.} \quad \text{R} = 220\Omega}.$ 



PAGE 26

ISSUE 5

# 4.8 ENVIRONMENTAL AND ENDURANCE TESTS (CHARTS IV AND V OF ESA/SCC GENERIC SPECIFICATION NO. 19000)

## 4.8.1 <u>Electrical Measurements on Completion of Environmental Tests</u>

The parameters to be measured on completion of environmental tests are scheduled in Table 6. Unless otherwise stated, the measurements shall be performed at  $T_{amb}$  = +22 ±3 °C.

#### 4.8.2 Electrical Measurements at Intermediate Points during Endurance Tests

The parameters to be measured at intermediate points during endurance tests are as scheduled in Table 6 of this specification.

#### 4.8.3 Electrical Measurements on Completion of Endurance Tests

The parameters to be measured on completion of endurance testing are as scheduled in Table 6 of this specification. Unless otherwise stated, the measurements shall be performed at  $T_{amb}$  = +22 ± 3 °C.

#### 4.8.4 Conditions for Operating Life Tests

The requirements for operating life testing are specified in Section 9 of ESA/SCC Generic Specification No. 9000. The conditions for operating life testing shall be as specified in Table 5 of this specification.

#### 4.8.5 Electrical Circuits for Operating Life Tests

Circuits for use in performing the operating life tests are shown in Figure 5.

#### 4.8.6 Conditions for High Temperature Storage Test

The requirements for the high temperature storage test are specified in ESA/SCC Generic Specification No. 9000. The conditions for high temperature storage shall be  $T_{amb} = +150(+0-5)$  °C.



PAGE 27

ISSUE 5

# TABLE 6 - ELECTRICAL MEASUREMENTS ON COMPLETION OF ENVIRONMENTAL TESTS AND AT INTERMEDIATE POINTS AND ON COMPLETION OF ENDURANCE TESTS

|                | CHARACTERISTICS                | CVMDOL           | SPEC. AND/OR   | TEST           | CHAN | UNIT     |      |
|----------------|--------------------------------|------------------|----------------|----------------|------|----------|------|
| No.            |                                | SYMBOL           | TEST METHOD    | CONDITIONS     | (Δ)  | ABSOLUTE | UNIT |
| 2<br>to<br>9   | Input Current<br>High Level 1  | l <sub>IH1</sub> | As per Table 2 | As per Table 2 | ±1.0 | -        | μΑ   |
| 10<br>to<br>17 | Input Current<br>High Level 2  | l <sub>IH2</sub> | As per Table 2 | As per Table 2 | -    | 100      | μA   |
| 26<br>to<br>33 | Input Current<br>Low Level     | 1 <sub>IL</sub>  | As per Table 2 | As per Table 2 | ±12  | -        | μA   |
| 34             | Output Voltage<br>Low Level    | V <sub>OL</sub>  | As per Table 2 | As per Table 2 | ± 60 | -        | mV   |
| 35<br>to<br>42 | Output Voltage<br>High Level   | V <sub>OH</sub>  | As per Table 2 | As per Table 2 | ±240 | -        | mV   |
| 44             | Supply Current<br>Outputs High | Іссн             | As per Table 2 | As per Table 2 | ±20  | _        | %    |
| 45             | Supply Current<br>Outputs Low  | ICCL             | As per Table 2 | As per Table 2 | ±20  | <b>-</b> | %    |



PAGE 28

ISSUE 5

# APPENDIX 'A'

Page 1 of 1

# AGREED DEVIATIONS FOR TEXAS INSTRUMENTS (F)

| ITEMS AFFECTED                                                                                        | DESCRIPTION OF DEVIATIONS                                                                                                                                         |  |  |  |  |
|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Para. 4.2.1 Scanning Electron Microscope (SEM) Inspection may be performed document TIF 3.61.610.001. |                                                                                                                                                                   |  |  |  |  |
| Para. 4.2.2                                                                                           | Prior to Die Shear Test TIF may perform a Radiographic Inspection on the randomly chosen samples to be subjected to this test, using TIF document TIF 50.42-3002. |  |  |  |  |
| Para. 4.2.3                                                                                           | Radiographic Inspection may be performed using TIF document TIF 50.42-3002.                                                                                       |  |  |  |  |