

Page i

# INTEGRATED CIRCUITS, SILICON MONOLITHIC, BIPOLAR, ADVANCED LOW POWER SCHOTTKY, QUAD, 2-INPUT, POSITIVE-OR GATES, BASED ON TYPE 54ALS32 ESCC Detail Specification No. 9201/091

# ISSUE 1 October 2002





### **ESCC Detail Specification**

| PAGE  | ii |
|-------|----|
| ISSUE | 1  |

### **LEGAL DISCLAIMER AND COPYRIGHT**

European Space Agency, Copyright © 2002. All rights reserved.

The European Space Agency disclaims any liability or responsibility, to any person or entity, with respect to any loss or damage caused, or allleged to be caused, directly or indirectly by the use and application of this ESCC publication.

This publication, without the prior permission of the European Space Ageny and provided that it is not used for a commercial purpose, may be:

- copied in whole in any medium without alteration or modification.
- copied in part, in any medium, provided that the ESCC document identification, comprising the ESCC symbol, document number and document issue, is removed.



# european space agency agence spatiale européenne

Pages 1 to 28

# INTEGRATED CIRCUITS, SILICON MONOLITHIC, BIPOLAR, ADVANCED LOW POWER SCHOTTKY, QUAD, 2-INPUT, POSITIVE-OR GATES, BASED ON TYPE 54ALS32

ESA/SCC Detail Specification No. 9201/091



# space components coordination group

|              |              | Approved by   |                                    |
|--------------|--------------|---------------|------------------------------------|
| Issue/Rev.   | Date         | SCCG Chairman | ESA Director General or his Deputy |
| Issue 3      | January 1992 | Pommens       | to late                            |
| Revision 'A' | June 1994    | Comment       | ten lut                            |
|              |              | ·             |                                    |
|              |              |               |                                    |



Rev. 'A'

PAGE 2

ISSUE 3

### **DOCUMENTATION CHANGE NOTICE**

| Rev.<br>Letter | Rev.<br>Date | CHANGE<br>Reference Item                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Approved DCR No.                                                                                    |
|----------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Letter         | Date         | This Issue supersedes Issue 2 and incorporates all modifications defined in Revision 'A' to Issue 2 and the following DCR's:- Cover Page DCN Table 1(a) : Lead Material and/or Finish amended Figures 2 : Imperial dimensions and references deleted Figure 2(c) : In drawing, Note 6 corrected to "10" Notes to Figures : Title amended : Note 1, amended to read "Figure 2(b)" Figure 3(a) : Comparison Table added Figure 3(b) : Note 2 added Para. 4.2.2 : Deviation deleted, "None." added Para. 4.2.4 : Deviation deleted, "None." added Para. 4.2.5 : Deviation deleted, "None." added Para. 4.3.1 : Paragraph amended Para. 4.5.2 : Amended to read "Figure 2(b)" Para. 4.5.3 : "Type Variant, as applicable" amended to refer to Table 1(a) Para. 4.6.3 : Reference to functional test sequence deleted Para. 4.7.1 : Expanded to identify the stated temperature as Tamb | None None 22881 22881 23456 22881 22881 22881 23456 21048 22919 22919 22881 22881 22881 23455 23455 |
| 'A'            | June '94     | P1. Cover Page P2. DCN P14. Para. 4.3.2 : Weights amended                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | None<br>None<br>221047                                                                              |



PAGE 3

ISSUE 3

### **TABLE OF CONTENTS**

|       | CENEDAL                                                               | Page<br>5 |
|-------|-----------------------------------------------------------------------|-----------|
| 1.    | <u>GENERAL</u>                                                        | 5         |
| 1.1   | Scope                                                                 | 5         |
| 1.2   | Component Type Variants                                               | 5         |
| 1.3   | Maximum Ratings                                                       | 5         |
| 1.4   | Parameter Derating Information                                        | 5         |
| 1.5   | Physical Dimensions                                                   | 5         |
| 1.6   | Pin Assignment                                                        | 5         |
| 1.7   | Truth Table                                                           | 5         |
| 1.8   | Circuit Schematic                                                     | 5         |
| 1.9   | Functional Diagram                                                    | 5         |
| 2.    | APPLICABLE DOCUMENTS                                                  | 13        |
| 3.    | TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS                  | 13        |
| 4.    | REQUIREMENTS                                                          | 13        |
| 4.1   | General                                                               | 13        |
| 4.2   | Deviations from Generic Specification                                 | 13        |
| 4.2.1 | Deviations from Special In-process Controls                           | 13        |
| 4.2.2 | Deviations from Final Production Tests                                | 13        |
| 4.2.3 | Deviations from Burn-in Tests                                         | 13        |
| 4.2.4 | Deviations from Qualification Tests                                   | 13        |
| 4.2.5 | Deviations from Lot Acceptance Tests                                  | 14        |
| 4.3   | Mechanical Requirements                                               | 14        |
| 4.3.1 | Dimension Check                                                       | 14        |
| 4.3.2 | Weight                                                                | 14        |
| 4.4   | Materials and Finishes                                                | 14        |
| 4.4.1 | Case                                                                  | 14        |
| 4.4.2 | Lead Material and Finish                                              | 14        |
| 4.5   | Marking                                                               | 14        |
| 4.5.1 | General                                                               | 14        |
| 4.5.2 | Lead Identification                                                   | 14        |
| 4.5.3 | The SCC Component Number                                              | 15        |
| 4.5.4 | Traceability Information                                              | 15        |
| 4.6   | Electrical Measurements                                               | 15        |
| 4.6.1 | Electrical Measurements at Room Temperature                           | 15        |
| 4.6.2 | Electrical Measurements at High and Low Temperatures                  | 15        |
| 4.6.3 | Circuits for Electrical Measurements                                  | 15        |
| 4.7   | Burn-in Tests                                                         | 15        |
| 4.7.1 | Parameter Drift Values                                                | 15        |
| 4.7.2 | Conditions for Power Burn-in                                          | 15        |
| 4.7.3 | Electrical Circuits for Power Burn-in                                 | 15        |
| 4.8   | Environmental and Endurance Tests                                     | 26        |
| 4.8.1 | Electrical Measurements on Completion of Environmental Tests          | 26        |
| 4.8.2 | Electrical Measurements at Intermediate Points during Endurance Tests | 26        |
| 4.8.3 | Electrical Measurements on Completion of Endurance Tests              | 26        |
| 4.8.4 | Conditions for Operating Life Tests                                   | 26        |
| 4.8.5 | Electrical Circuits for Operating Life Tests                          | 26        |
| 4.8.6 | Conditions for High Temperature Storage Test                          | 26        |



PAGE 4

| TABLI | <u>ES</u>                                                        | <u>Page</u> |
|-------|------------------------------------------------------------------|-------------|
| 1(a)  | Type Variants                                                    | 6           |
| 1(b)  | Maximum Ratings                                                  | 6           |
| 2     | Electrical Measurements at Room Temperature, d.c. Parameters     | 16          |
|       | Electrical Measurements at Room Temperature, a.c. Parameters     | 18          |
| 3     | Electrical Measurements at High and Low Temperatures             | 19          |
| 4     | Parameter Drift Values                                           | 24          |
| 5     | Conditions for Power Burn-in and Operating Life Test             | 24          |
| 6     | Electrical Measurements on Completion of Environmental Tests and | 27          |
|       | at Intermediate Points and on Completion of Endurance Tests      |             |
| FIGUE | <u>res</u>                                                       |             |
| 1     | Not applicable                                                   |             |
| 2     | Physical Dimensions                                              | 7           |
| 3(a)  | Pin Assignment                                                   | 11          |
| 3(b)  | Truth Table                                                      | 11          |
| 3(c)  | Circuit Schematic                                                | 12          |
| 3(d)  | Functional Diagram                                               | 12          |
| 4     | Circuits for Electrical Measurements                             | 21          |
| 5     | Electrical Circuit for Power Burn-in and Operating Life Test     | 25          |
| APPE  | NDICES (Applicable to specific Manufacturers only)               |             |
| 'A'   | Agreed Deviations for Texas Instruments (F)                      | 28          |



PAGE 5

ISSUE 3

### 1. **GENERAL**

### 1.1 SCOPE

This specification details the ratings, physical and electrical characteristics, test and inspection data for a silicon monolithic, bipolar, advanced low power Schottky, Quad, 2-Input, Positive-OR Gate, based on Type 54ALS32. It shall be read in conjunction with ESA/SCC Generic Specification No. 9000, the requirements of which are supplemented herein.

### 1.2 COMPONENT TYPE VARIANTS

Variants of the basic type integrated circuits specified herein, which are also covered by this specification, are given in Table 1(a).

### 1.3 MAXIMUM RATINGS

The maximum ratings, which shall not be exceeded at any time during use or storage, applicable to the integrated circuits specified herein, are as scheduled in Table 1(b).

### 1.4 PARAMETER DERATING INFORMATION (FIGURE 1)

Not applicable.

### 1.5 PHYSICAL DIMENSIONS

The physical dimensions of the integrated circuits specified herein are shown in Figure 2.

### 1.6 PIN ASSIGNMENT

As per Figure 3(a).

### 1.7 TRUTH TABLE

As per Figure 3(b).

### 1.8 CIRCUIT SCHEMATIC

As per Figure 3(c).

### 1.9 FUNCTIONAL DIAGRAM

As per Figure 3(d).



PAGE 6

ISSUE 3

### **TABLE 1(a) - TYPE VARIANTS**

| VARIANT | CASE | FIGURE | LEAD MATERIAL<br>AND/OR FINISH |
|---------|------|--------|--------------------------------|
| 01      | FLAT | 2(a)   | D7                             |
| 02      | FLAT | 2(a)   | G4                             |
| 03      | CCP  | 2(b)   | 7                              |
| 04      | CCP  | 2(b)   | 4                              |
| 05      | DIL  | 2(c)   | D7                             |
| 06      | DIL  | 2(c)   | G4                             |

### **TABLE 1(b) - MAXIMUM RATINGS**

| NO. | CHARACTERISTICS                                    | SYMBOL           | MAXIMUM RATINGS | UNIT | REMARKS          |
|-----|----------------------------------------------------|------------------|-----------------|------|------------------|
| 1   | Supply Voltage                                     | V <sub>CC</sub>  | -0.5 to 7.0     | V    | -                |
| 2   | Input Voltage                                      | V <sub>IN</sub>  | -0.5 to 7.0     | ٧    | Note 1           |
| 3   | Device Dissipation                                 | $P_{D}$          | 27              | mWdc | Note 2           |
| 4   | Operating Temperature<br>Range                     | T <sub>op</sub>  | 55 to + 125     | °C   | <u>-</u>         |
| 5   | Storage Temperature<br>Range                       | T <sub>stg</sub> | 65 to + 150     | °C   | <u>-</u>         |
| 6   | Soldering Temperature<br>For FP and DIP<br>For CCP | T <sub>sol</sub> | + 265<br>+ 245  | °C   | Note 3<br>Note 4 |

### NOTES

- 1. Input Current limited to -18mA.
- 2. Must withstand added  $P_D$  due to short circuit conditions (i.e.  $I_{OS}$ ) at 1 output for 5 seconds.
- 3. Duration 10 seconds maximum at a distance of not less than 1.5mm from the package and the same lead shall not be resoldered until 3 minutes have elapsed.
- 4. Duration 5 seconds maximum and the same terminal shall not be resoldered until 3 minutes have elapsed.



PAGE

ISSUE 3

### FIGURE 2 - PHYSICAL DIMENSIONS

### FIGURE 2(a) - FLAT PACKAGE



| CVMPOL | MILLIM | ETRES  | NOTES |
|--------|--------|--------|-------|
| SYMBOL | MIN    | MAX    | NOTES |
| Α      | 1.24   | 2.03   |       |
| b      | 0.38   | 0.48   | 8     |
| С      | 0.08   | 0.15   | 8     |
| D      | 8.56   | 8.89   |       |
| E      | 5.97   | 6.73   |       |
| E1     | -      | 7.11   | 4     |
| е      | 1.27 T | YPICAL | 5, 9  |
| L      | 6.85   | 8.00   |       |
| L1     | 21.30  | 21.90  |       |
| Q      | 0.51   | 1.02   | 2     |
| S      | 0.25   | 0.64   | 7     |

NOTES: See Page 10.



PAGE

ISSUE 3

8

### FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED)

### FIGURE 2(b) - SQUARE CHIP CARRIER PACKAGE (3 LAYER BASE)



20 Terminal



| SYMBOL  | MILLIMETRES  |       | NOTES |
|---------|--------------|-------|-------|
| STWIBOL | MIN          | MAX   | NOTES |
| Α       | 8.687        | 9.093 |       |
| В       | 7.798        | 9.093 |       |
| С       | 0.250        | 0.510 | 11    |
| D       | 0.889        | 1.143 | 12    |
| E       | 1.140        | 1.400 | 8     |
| F ·     | 0.559        | 0.712 | 8     |
| G       | 1.27 TYPICAL |       | 5, 9  |
| Н       | 1.630        | 2.540 |       |

NOTES: See Page 10.



PAGE 9

ISSUE 3

### FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED)

### FIGURE 2(c) - DUAL-IN-LINE PACKAGE



| SYMBOL  | MILLIM  | ETRES  | NOTES |
|---------|---------|--------|-------|
| STWIBOL | MIN     | MAX    | NOTES |
| Α       | -       | 5.08   |       |
| b       | 0.38    | 0.58   | 8     |
| b1      | -       | 1.78   | 8     |
| С       | 0.20    | 0.36   | 8     |
| D       | 19.18   | 19.94  |       |
| E       | 6.22    | 7.11   |       |
| E1      | 7.37    | 7.87   | 4     |
| е       | 2.54 TY | /PICAL | 6, 9  |
| L       | 3.30    | 5.08   |       |
| Q       | 0.51    | 2.03   | 3     |
| S -     | 1.78    | 2.54   | 7     |
| α       | 0°      | 15°    | 10    |

NOTES: See Page 10.



PAGE 10

ISSUE 3

### FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED)

### NOTES TO FIGURES 2(a) TO 2(c) INCLUSIVE

- 1. Index area; a notch or dot shall be located adjacent to Pin 1 and shall be within the shaded area shown. For chip carrier packages the index shall be as defined in Figure 2(b).
- 2. Dimension Q shall be measured at the point of exit of the lead from the body.
- 3. Dimension Q shall be measured from the seating plane to the base plane.
- 4. This dimension allows for off-centre lids, meniscus and glass overrun.
- 5. The true position pin or terminal spacing is 1.27mm between centrelines. Each pin or terminal centreline shall be located within ±0.13mm of its true longitudinal position relative to Pins 1 and the highest pin number.
- 6. The true position pin spacing is 2.54mm between centrelines. Each pin centreline shall be located within ±0.25mm of its true longitudinal position relative to Pins 1 and the highest pin number.
- 7. Applies to all 4 corners.
- 8. All leads or terminals.
- 9. 12 spaces for flat and dual-in-line packages.16 spaces for chip carrier packages.
- 10. Lead centre when  $\alpha$  is 0°.
- 11. Index corner only 2 dimensions.
- 12. 3 non-index corners 6 dimensions.



PAGE 11

ISSUE 3

### FIGURE 3(a) - PIN ASSIGNMENT

### **DUAL-IN-LINE AND FLAT PACKAGE**



### **CHIP CARRIER PACKAGE**



**TOP VIEW** 

**TOP VIEW** 

### FLAT PACKAGE AND DUAL-IN-LINE TO CHIP CARRIER PIN ASSIGNMENT

FLAT PACKAGE AND **DUAL-IN-LINE PIN OUTS** 8 2 3 4 5 6 7 9 10 11 12 13 14 **CHIP CARRIER PIN OUTS** 2 3 4 6 8 9 10 12 13 14 16 18 19 20

### FIGURE 3(b) - TRUTH TABLE

(EACH GATE)

| INPUTS |   | OUTPUT |
|--------|---|--------|
| Α      | В | Υ      |
| Н      | Х | Н      |
| Х      | Н | Н      |
| L      | L | L      |

### **NOTES**

- 1. Positive Logic: Y=A+B
- 2. Logic Level Definitions: L = Low Level, H = High Level, X = Irrelevant.



PAGE 12

ISSUE 3

### FIGURE 3(c) - CIRCUIT SCHEMATIC

### **EQUIVALENT OF EACH INPUT**



### **TYPICAL OF OUTPUTS**



### FIGURE 3(d) - FUNCTIONAL DIAGRAM

| (4)            |    | •                  |
|----------------|----|--------------------|
| 1A — (1)       | ≥1 | (3) <sub>1</sub> Y |
| 1B <u>(2)</u>  |    | Y                  |
| 2A <u>(4)</u>  |    | (6)                |
| 2B (5)         |    | —— (6) 2Y          |
| (0)            |    |                    |
| 3A (10)        |    | (8) 3Y             |
| 30             |    |                    |
| 4A <u>(12)</u> |    | (11) 4Y            |
| 4B (13)        |    | 4Y                 |
|                |    |                    |

### **NOTES**

1. Pin numbers shown are for flat and dual-in-line packages; for chip carrier pins, see Figure 3(a).



PAGE 13

ISSUE 3

### 2. APPLICABLE DOCUMENTS

The following documents form part of this specification and shall be read in conjunction with it:-

- (a) ESA/SCC Generic Specification No. 9000 for Integrated Circuits.
- (b) MIL-STD-883, Test Methods and Procedures for Micro-electronics.

### 3. TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS

For the purpose of this specification, the terms, definitions, abbreviations, symbols and units specified in ESA/SCC Basic Specification No. 21300 shall apply. In addition, the following abbreviation is used:-

I<sub>OS/2</sub> - One half of the true output short circuit current.

### 4. REQUIREMENTS

### 4.1 GENERAL

The complete requirements for procurement of the integrated circuits specified herein shall be as stated in this specification and ESA/SCC Generic Specification No. 9000 for Integrated Circuits. Deviations from the Generic Specification, applicable to this specification only, are listed in Para. 4.2.

Deviations from the applicable Generic Specification and this Detail Specification, formally agreed with specific Manufacturers on the basis that the alternative requirements are equivalent to the ESA/SCC requirements and do not affect the components' reliability, are listed in the appendices attached to this specification.

### 4.2 DEVIATIONS FROM GENERIC SPECIFICATION

### 4.2.1 Deviations from Special In-process Controls

None.

### 4.2.2 <u>Deviations from Final Production Tests (Chart II)</u>

None.

### 4.2.3 Deviations from Burn-in Tests (Chart III)

- (a) Para. 7.1.1(a), "High Temperature Reverse Bias" tests and subsequent electrical measurements related to this test shall be omitted.
- (b) Para. 9.9.2, "Electrical Measurements at High and Low Temperatures": Only a test result summary, based on go-no-go tests and presented in histogram form is required.

### 4.2.4 Deviations from Qualification Tests (Chart IV)

Note.



Rev. 'A'

PAGE 14

ISSUE 3

### 4.2.5 Deviations from Lot Acceptance Tests (Chart V)

None.

### 4.3 MECHANICAL REQUIREMENTS

### 4.3.1 Dimension Check

The dimensions of the integrated circuits specified herein shall be checked. They shall conform to those shown in Figure 2.

### 4.3.2 Weight

The maximum weight of the integrated circuits specified herein shall be 0.7 grammes for the flat package, 0.6 grammes for the chip carrier package and 2.2 grammes for the dual-in-line package.

### 4.4 MATERIALS AND FINISHES

The materials and finishes shall be as specified herein. Where a definite material is not specified, a material which will enable the integrated circuits specified herein to meet the performance requirements of this specification shall be used. Acceptance or approval of any constituent material does not guarantee acceptance of the finished product.

### 4.4.1 <u>Case</u>

The case shall be hermetically sealed and have a metal body with hard glass seals or a ceramic body and the lids shall be welded, brazed, preform-soldered or glass frit-sealed.

### 4.4.2 Lead Material and Finish

For dual-in-line and flat packages, the material shall be either Type 'D' or Type 'G' with either Type '4' or Type '7' finish in accordance with the requirements of ESA/SCC Basic Specification No. 23500. For chip carrier packages, the finish shall be either Type '4' or Type '7' in accordance with the requirements of ESA/SCC Basic Specification No. 23500. (See Table 1(a) for Type Variants).

### 4.5 MARKING

### 4.5.1 General

The marking of all components delivered to this specification shall be in accordance with the requirements of ESA/SCC Basic Specification No. 21700. Each component shall be marked in respect of:-

- (a) Lead Identification.
- (b) The SCC Component Number.
- (c) Traceability Information.

### 4.5.2 <u>Lead Identification</u>

For dual-in-line and flat packages, an index shall be located at the top of the package in the position defined in Note 1 to Figure 2 or, alternatively, a tab may be used to identify Pin No. 1. The pin numbering must be read with the index or tab on the left-hand side. For chip carrier packages, the index shall be as defined by Figure 2(b).



PAGE 15

ISSUE 3

### 4.5.3 The SCC Component Number

Each component shall bear the SCC Component Number which shall be constituted and marked as follows:

|                                       | <u>920109102</u> B |
|---------------------------------------|--------------------|
| Detail Specification Number           |                    |
| Type Variant (see Table 1(a))         |                    |
| Testing Level (B or C. as applicable) |                    |

### 4.5.4 Traceability Information

Each component shall be marked in respect of traceability information in accordance with the requirements of ESA/SCC Basic Specification No. 21700.

### 4.6 ELECTRICAL MEASUREMENTS

### 4.6.1 Electrical Measurements at Room Temperature

The parameters to be measured in respect of electrical characteristics are scheduled in Table 2. Unless otherwise specified, the measurements shall be performed at  $T_{amb}$  = +22 ±3 °C.

### 4.6.2 Electrical Measurements at High and Low Temperatures

The parameters to be measured at high and low temperatures are scheduled in Table 3. The measurements shall be performed at  $T_{amb} = +125(+0-5)$  °C and -55(+5-0) °C respectively.

### 4.6.3 <u>Circuits for Electrical Measurements</u>

Circuits for use in performing electrical measurements listed in Tables 2 and 3 of this specification are shown in Figure 4.

### 4.7 BURN-IN TESTS

### 4.7.1 Parameter Drift Values

The parameter drift values applicable to burn-in are specified in Table 4 of this specification. Unless otherwise stated, measurements shall be performed at  $T_{amb}$  = +22±3 °C. The parameter drift values ( $\Delta$ ) applicable to the parameters scheduled, shall not be exceeded. In addition to these drift value requirements, the appropriate limit value specified for a given parameter in Table 2 shall not be exceeded.

### 4.7.2 Conditions for Power Burn-in

The requirements for power burn-in are specified in Section 7 of ESA/SCC Generic Specification No. 9000. The conditions for power burn-in shall be as specified in Table 5 of this specification.

### 4.7.3 Electrical Circuits for Power Burn-in

Circuits for use in performing the power burn-in tests are shown in Figure 5 of this specification.



PAGE 16

ISSUE 3

### TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - d.c. PARAMETERS

|                | TEST TEST CONDITIONS LIMITS                           |                  |                   |              |                                                                                                                          |          |             |      |
|----------------|-------------------------------------------------------|------------------|-------------------|--------------|--------------------------------------------------------------------------------------------------------------------------|----------|-------------|------|
| NO.            | CHARACTERISTICS                                       | SYMBOL           | METHOD<br>MIL-STD | TEST<br>FIG. | (PINS UNDER TEST<br>D/F = DIP AND FP                                                                                     | LIM      | 115         | UNIT |
|                |                                                       |                  | 883               |              | C=CCP)                                                                                                                   | MIN      | MAX         |      |
| 1              | Functional Test                                       | -                | -                 | 3(b)         | Verify Truth Table with Load. Note 1                                                                                     | -        | -           | •    |
| 2<br>to<br>9   | Input Current<br>High Level 1                         | l <sub>іН1</sub> | 3010              | 4(a)         | V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 2.7V<br>(Pins D/F 1-2-4-5-9-10-12-13)<br>(Pins C 2-3-6-8-13-14-18-19)          | 1        | 20          | μΑ   |
| 10<br>to<br>17 | Input Current<br>High Level 2<br>(Max. Input Voltage) | l <sub>IH2</sub> | 3010              | 4(a)         | V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 7.0V<br>(Pins D/F 1-2-4-5-9-10-12-<br>13)<br>(Pins C 2-3-6-8-13-14-18-<br>19)  | -        | 100         | μΑ   |
| 18<br>to<br>25 | Input Clamp Voltage                                   | V <sub>IC</sub>  | 3008              | 4(b)         | $V_{CC}$ = 4.5V, $I_{IN}$ = $-$ 18mA<br>Note 2<br>(Pins D/F 1-2-4-5-9-10-12-13)<br>(Pins C 2-3-6-8-13-14-18-19)          | <b>,</b> | <b>—1.5</b> | ٧    |
| 26<br>to<br>33 | Input Current<br>Low Level                            | l₁∟              | 3009              | 4(c)         | $V_{CC}$ = 5.5V, $V_{IL}$ = 0.4V<br>(Pins D/F 1-2-4-5-9-10-12-13)<br>(Pins C 2-3-6-8-13-14-18-19)                        | -        | -100        | μΑ   |
| 34<br>to<br>37 | Output Voltage<br>Low Level                           | V <sub>OL</sub>  | 3007              | 4(d)         | $V_{CC}$ = 4.5V, $V_{IL}$ = 0.7V<br>$I_{OL}$ = 4.0mA<br>(Pins D/F 3-6-8-11)<br>(Pins C 4-9-12-16)                        | -        | 0.4         | V    |
| 38<br>to<br>45 | Output Voltage<br>High Level 1                        | V <sub>OH1</sub> | 3006              | 4(e)         | $V_{CC}$ = 4.5V, $V_{IH}$ = 2.0V<br>$V_{IL}$ = 0.7V, $I_{OH}$ = $-400\mu$ A<br>(Pins D/F 3-6-8-11)<br>(Pins C 4-9-12-16) | 2.5      | -           | V    |
| 46<br>to<br>53 | Output Voltage<br>High Level 2                        | V <sub>OH2</sub> | 3006              | 4(e)         | $V_{CC}$ = 5.5V, $V_{IH}$ = 2.0V<br>$V_{IL}$ = 0.7V, $I_{OH}$ = $-400\mu$ A<br>(Pins D/F 3-6-8-11)<br>(Pins C 4-9-12-16) | 3.5      | -           | V    |

NOTES: See Page 18.



PAGE 17

ISSUE 3

### TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - d.c. PARAMETERS (CONT'D)

| NO. CHARACTERISTICS |                                                         | SYMBOL            | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST                                                                     | LIN | ITS  | UNIT  |
|---------------------|---------------------------------------------------------|-------------------|----------------|------|---------------------------------------------------------------------------------------------------------|-----|------|-------|
| NO.                 | OTATAO LENIO 1100                                       | STIVIDOL          | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP)                                                                            | MIN | MAX  | OIVII |
| 54<br>to<br>57      | One Half of the True<br>Output Short Circuit<br>Current | I <sub>OS/2</sub> | 3011           | 4(f) | V <sub>CC</sub> = 5.5V, V <sub>OUT</sub> = 2.25V<br>Note 3<br>(Pins D/F 3-6-8-11)<br>(Pins C 4-9-12-16) | -30 | -112 | mA    |
| 58                  | Supply Current<br>Outputs High                          | Іссн              | 3005           | 4(g) | V <sub>CC</sub> = 5.5V<br>All Inputs at 4.5V<br>(Pin D/F 14)<br>(Pin C 20)                              | -   | 4.0  | mA    |
| 59                  | Supply Current<br>Outputs Low                           | ICCL              | 3005           | 4(g) | V <sub>CC</sub> = 5.5V<br>All Inputs at Ground<br>(Pin D/F 14)<br>(Pin C 20)                            | -   | 4.9  | mA    |

NOTES: See Page 18.



PAGE 18

ISSUE 3

### TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - a.c. PARAMETERS

| NO.            | CHARACTERISTICS                                 | SVMBOI METH      | TEST<br>METHOD | TEST | TEST CONDITIONS (PINS UNDER TEST D/F = DIP AND FP     | LIMITS |     | UNIT |
|----------------|-------------------------------------------------|------------------|----------------|------|-------------------------------------------------------|--------|-----|------|
| 110.           |                                                 | OTWIDOL          | MIL-STD<br>883 | FIG. | C = CCP)<br>(NOTE 4)                                  | MIN    | MAX | ONIT |
| 60<br>to<br>75 | Propagation Delay<br>Low to High<br>A or B to Y | t <sub>PLH</sub> | 3003           | 4(h) | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 3.0    | 16  | ns   |
| 76<br>to<br>91 | Propagation Delay<br>High to Low<br>A or B to Y | tPHL             | 3003           | 4(h) | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 3.0    | 13  | ns   |

### **NOTES**

- 1. Go-no-go test with  $V_{IL} = 0.3V$ ,  $V_{IH} = 3.0V$ , trip point 1.5V.
- 2. All inputs and outputs not under test shall be open.
- 3. No more than 1 output should be tested at a time.
- 4. Propagation delay measurements shall be performed as a go-no-go test on a 100% basis. Read-and-record measurements shall be performed on an LTPD7 sample basis following the Chart III Burn-in Test.



PAGE 19

ISSUE 3

# TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES, $\pm 125(\pm 0-5)$ °C AND $\pm -55(\pm 5-0)$ °C

| NO.            | D. CHARACTERISTICS SY                                 |                  | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST                                                                                      | LIM | IITS        | UNIT |
|----------------|-------------------------------------------------------|------------------|----------------|------|--------------------------------------------------------------------------------------------------------------------------|-----|-------------|------|
| INO.           | CHANACTERISTICS                                       | SYMBOL           | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP)                                                                                             | MIN | MAX         | ONIT |
| 1              | Functional Test                                       | -                | -              | 3(b) | Verify Truth Table with Load. Note 1                                                                                     |     | -           | -    |
| 2<br>to<br>9   | Input Current<br>High Level 1                         | <b>и</b> н1      | 3010           | 4(a) | $V_{CC}$ = 5.5V, $V_{IN}$ = 2.7V<br>(Pins D/F 1-2-4-5-9-10-12-13)<br>(Pins C 2-3-6-8-13-14-18-19)                        | -   | 20          | μA   |
| 10<br>to<br>17 | Input Current<br>High Level 2<br>(Max. Input Voltage) | l <sub>IH2</sub> | 3010           | 4(a) | V <sub>CC</sub> = 5.5V, V <sub>IN</sub> = 7.0V<br>(Pins D/F 1-2-4-5-9-10-12-<br>13)<br>(Pins C 2-3-6-8-13-14-18-<br>19)  | _   | 100         | μA   |
| 18<br>to<br>25 | Input Clamp Voltage                                   | V <sub>IC</sub>  | 3008           | 4(b) | $V_{CC}$ = 4.5V, $I_{IN}$ = $-$ 18mA<br>Note 2<br>(Pins D/F 1-2-4-5-9-10-12-13)<br>(Pins C 2-3-6-8-13-14-18-19)          | -   | <b>-1.5</b> | V    |
| 26<br>to<br>33 | Input Current<br>Low Level                            | IιL              | 3009           | 4(c) | $V_{CC}$ = 5.5V, $V_{IL}$ = 0.4V<br>(Pins D/F 1-2-4-5-9-10-12-13)<br>(Pins C 2-3-6-8-13-14-18-19)                        | -   | -100        | μA   |
| 34<br>to<br>37 | Output Voltage<br>Low Level                           | V <sub>OL</sub>  | 3007           | 4(d) | $V_{CC}$ = 4.5V, $V_{IL}$ = 0.7V<br>$I_{OL}$ = 4.0mA<br>(Pins D/F 3-6-8-11)<br>(Pins C 4-9-12-16)                        | -   | 0.4         | ٧    |
| 38<br>to<br>45 | Output Voltage<br>High Level 1                        | V <sub>OH1</sub> | 3006           | 4(e) | $V_{CC}$ = 4.5V, $V_{IH}$ = 2.0V<br>$V_{IL}$ = 0.7V, $I_{OH}$ = $-400\mu$ A<br>(Pins D/F 3-6-8-11)<br>(Pins C 4-9-12-16) | 2.5 | -           | V    |
| 46<br>to<br>53 | Output Voltage<br>High Level 2                        | V <sub>OH2</sub> | 3006           | 4(e) | $V_{CC}$ = 5.5V, $V_{IH}$ = 2.0V<br>$V_{IL}$ = 0.7V, $I_{OH}$ = $-400\mu$ A<br>(Pins D/F 3-6-8-11)<br>(Pins C 4-9-12-16) | 3.5 | -           | V    |

**NOTES**: See Page 18.



PAGE 20

ISSUE 3

### TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES, + 125(+0-5) °C AND -55(+5-0) °C (CONT'D)

| NO. CHARACTERISTICS |                                                         | SYMBOL            | TEST<br>METHOD | B I  |                                                                                                         | LIM          | UNIT |     |
|---------------------|---------------------------------------------------------|-------------------|----------------|------|---------------------------------------------------------------------------------------------------------|--------------|------|-----|
| IVO.                | OTAL MOTERIORIOS                                        | OTNIBOL           | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP)                                                                            | MIN          | MAX  | ONT |
| 54<br>to<br>57      | One Half of the True<br>Output Short Circuit<br>Current | l <sub>OS/2</sub> | 3011           | 4(f) | V <sub>CC</sub> = 5.5V, V <sub>OUT</sub> = 2.25V<br>Note 3<br>(Pins D/F 3-6-8-11)<br>(Pins C 4-9-12-16) | -30          | -112 | mA  |
| 58                  | Supply Current<br>Outputs High                          | Іссн              | 3005           | 4(g) | V <sub>CC</sub> = 5.5V<br>All Inputs at 4.5V<br>(Pin D/F 14)<br>(Pin C 20)                              | <del>-</del> | 4.0  | mA  |
| 59                  | Supply Current<br>Outputs Low                           | ICCL              | 3005           | 4(g) | V <sub>CC</sub> = 5.5V<br>All Inputs at Ground<br>(Pin D/F 14)<br>(Pin C 20)                            | -            | 4.9  | mA  |

**NOTES:** See Page 18.



PAGE 21

ISSUE 3

### FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS

### FIGURE 4(a) - INPUT CURRENT HIGH LEVEL

### FIGURE 4(b) - INPUT CLAMP VOLTAGE



### **NOTES**

1. Each input to be tested separately.

### **NOTES**

1. Each input to be tested separately.

### FIGURE 4(c) - LOW LEVEL INPUT CURRENT

### FIGURE 4(d) - LOW LEVEL OUTPUT VOLTAGE



### **NOTES**

1. Each input to be tested separately.



### NOTES

1. All inputs at V<sub>IL</sub>.



PAGE 22

ISSUE 3

### FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS (CONTINUED)

### FIGURE 4(e) - HIGH LEVEL OUTPUT VOLTAGE

# FIGURE 4(f) - ONE HALF SHORT CIRCUIT OUTPUT CURRENT



### **NOTES**

- 1. As per Truth Table.
- 2. Each input in turn at  $V_{IH}$  with all other inputs at  $V_{IL}$ .

### **NOTES**

- 1. Each output to be tested separately.
- 2. All inputs at 4.5V

### FIGURE 4(g) - SUPPLY CURRENT



### **NOTES**

1. For I<sub>CCH</sub> all inputs at 4.5V.

For I<sub>CCL</sub> all inputs at Ground.



PAGE 23

ISSUE 3

### FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS (CONTINUED)

### FIGURE 4(h) - DYNAMIC TEST AND SWITCHING WAVEFORMS



### **VOLTAGE WAVEFORMS - PROPAGATION DELAY TIMES**



### NOTES

- 1. The generator has the following characteristics:  $t_r = t_f = 2$ ns, PRR = 1MHz,  $Z_{out} = 50\Omega$ , Duty Cycle = 50%.
- 2.  $C_L = 50pF \pm 5\%$  including scope probe, wiring and stray capacitance without package in test fixture.
- 3. Each gate tested separately.
- 4.  $R_L = 500\Omega \pm 5\%$ .



PAGE 24

ISSUE 3

### **TABLE 4 - PARAMETER DRIFT VALUES**

| NO.            | CHARACTERISTICS                | SYMBOL           | SPEC. AND/OR<br>TEST METHOD | TEST CONDITIONS | CHANGE<br>LIMITS<br>(Δ) | UNIT    |
|----------------|--------------------------------|------------------|-----------------------------|-----------------|-------------------------|---------|
| 2<br>to<br>9   | Input Current<br>High Level 1  | l <sub>IH1</sub> | As per Table 2              | As per Table 2  | ±20<br>or (1)<br>±0.5   | %<br>μA |
| 26<br>to<br>33 | Input Current<br>Low Level     | I <sub>IL</sub>  | As per Table 2              | As per Table 2  | ± 10                    | μA      |
| 34<br>to<br>37 | Output Voltage<br>Low Level    | V <sub>OL</sub>  | As per Table 2              | As per Table 2  | ± 60                    | mV      |
| 38<br>to<br>45 | Output Voltage<br>High Level 1 | V <sub>OH1</sub> | As per Table 2              | As per Table 2  | ±200                    | mV      |
| 46<br>to<br>53 | Output Voltage<br>High Level 2 | V <sub>OH2</sub> | As per Table 2              | As per Table 2  | ±200                    | mV      |

### **NOTES**

1. Whichever is greater referred to the initial value.

### TABLE 5 - CONDITIONS FOR POWER BURN-IN AND OPERATING LIFE TEST

| NO. | CHARACTERISTICS      | SYMBOL           | CONDITION            | UNIT |
|-----|----------------------|------------------|----------------------|------|
| 1   | Ambient Temperature  | T <sub>amb</sub> | + 125( + 0 – 5)      | °C   |
| 2   | Power Supply Voltage | V <sub>CC</sub>  | +5(+0.5-0)           | ٧    |
| 3   | Pulse Voltage        | $V_{GEN}$        | 0.5 max. to 3.0 min. | Vac  |
| 4   | Frequency            | f                | 100<br>(See Note 1)  | Hz   |
| 5   | Fan-out              | -                | 10                   | -    |
| 6   | Rise Time            | t <sub>r</sub>   | 50 max.              | μs   |
| 7   | Fall Time            | t <sub>f</sub>   | 50 max.              | μs   |
| 8   | Duty Cycle           | -                | 20 min.              | %    |

### **NOTES**

1. Tolerance ±10%.

PAGE 25

ISSUE 3

### FIGURE 5 - ELECTRICAL CIRCUIT FOR POWER BURN-IN AND OPERATING LIFE TEST



### **NOTES**

- 1. Pin numbers in parenthesis are for the chip carrier package.
- 2.  $R = 1.2k\Omega$ .



PAGE 26

ISSUE 3

## 4.8 <u>ENVIRONMENTAL AND ENDURANCE TESTS (CHARTS IV AND V OF ESA/SCC GENERIC SPECIFICATION NO. 9000)</u>

### 4.8.1 Electrical Measurements on Completion of Environmental Tests

The parameters to be measured on completion of environmental tests are scheduled in Table 6. Unless otherwise stated, the measurements shall be performed at  $T_{amb} = +22 \pm 3$  °C.

### 4.8.2 <u>Electrical Measurements at Intermediate Points during Endurance Tests</u>

The parameters to be measured at intermediate points during endurance tests are as scheduled in Table 6 of this specification. Unless otherwise stated, the measurements shall be performed at  $T_{amb} = +22 \pm 3$  °C.

### 4.8.3 Electrical Measurements on Completion of Endurance Tests

The parameters to be measured on completion of endurance testing are as scheduled in Table 6 of this specification. Unless otherwise stated, the measurements shall be performed at  $T_{amb} = +22 \pm 3$  °C.

### 4.8.4 Conditions for Operating Life Tests

The requirements for operating life testing are specified in Section 9 of ESA/SCC Generic Specification No. 9000. The conditions for operating life testing shall be as specified in Table 5 of this specification.

### 4.8.5 Electrical Circuits for Operating Life Tests

Circuits for use in performing the operating life tests are shown in Figure 5.

### 4.8.6 Conditions for High Temperature Storage Test

The requirements for the high temperature storage test are specified in ESA/SCC Generic Specification No. 9000. The conditions for high temperature storage shall be  $T_{amb}$  = +150(+0-5) °C.



PAGE 27

ISSUE 3

# TABLE 6 - ELECTRICAL MEASUREMENTS ON COMPLETION OF ENVIRONMENTAL TESTS AND AT INTERMEDIATE POINTS AND ON COMPLETION OF ENDURANCE TESTS

| No             | NO. CHARACTERISTICS                                   |                  | SPEC. AND/OR   | TEST           | CHAN  | UNIT         |      |
|----------------|-------------------------------------------------------|------------------|----------------|----------------|-------|--------------|------|
| NO.            | CHARACTERISTICS                                       | SYMBOL           | TEST METHOD    | CONDITIONS     | (Δ)   | ABSOLUTE     | UNII |
| 2<br>to<br>9   | Input Current<br>High Level 1                         | l <sub>IH1</sub> | As per Table 2 | As per Table 2 | ±1    | <del>-</del> | μA   |
| 10<br>to<br>17 | Input Current<br>High Level 2<br>(Max. Input Voltage) | l <sub>IH2</sub> | As per Table 2 | As per Table 2 | •     | 100          | µА   |
| 26<br>to<br>33 | Input Current<br>Low Level                            | I <sub>IL</sub>  | As per Table 2 | As per Table 2 | ± 10  | -            | μA   |
| 34<br>to<br>37 | Output Voltage<br>Low Level                           | V <sub>OL</sub>  | As per Table 2 | As per Table 2 | ±60   | -            | mV   |
| 38<br>to<br>45 | Output Voltage<br>High Level 1                        | V <sub>OH1</sub> | As per Table 2 | As per Table 2 | ±200  | -            | mV   |
| 46<br>to<br>53 | Output Voltage<br>High Level 2                        | V <sub>OH2</sub> | As per Table 2 | As per Table 2 | ± 200 | -            | mV   |
| 58             | Supply Current<br>Outputs High                        | Іссн             | As per Table 2 | As per Table 2 | ±20   | -            | %    |
| 59             | Supply Current<br>Outputs Low                         | ICCL             | As per Table 2 | As per Table 2 | ±20   | -            | %    |



PAGE 28

ISSUE 3

### APPENDIX 'A'

Page 1 of 1

### AGREED DEVIATIONS FOR TEXAS INSTRUMENTS (F)

| ITEMS AFFECTED | DESCRIPTION OF DEVIATIONS                                                                                                                                        |  |  |  |  |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Para. 4.2.1    | canning Electron Microscope (SEM) Inspection may be performed using F document TIF 3.61.610.001.                                                                 |  |  |  |  |  |
| Para. 4.2.2    | Prior to Die Shear Test TIF may perform a Radiographic Inspection on the randomly chosen samples to be subjected to this test, using TIF document TI 50.42-3002. |  |  |  |  |  |
| Para. 4.2.3    | Radiographic Inspection may be performed using TIF document TI 50.42-3002.                                                                                       |  |  |  |  |  |