# european space agency agence spatiale européenne Pages 1 to 66 INTEGRATED CIRCUITS, SILICON MONOLITHIC, CMOS SILICON GATE, STATIC 9K (1024×9 BIT) FIRST IN, FIRST OUT MEMORY WITH 3-STATE OUTPUTS, BASED ON TYPE M67202FV ESA/SCC Detail Specification No. 9301/032 # space components coordination group | | | Approved by | | | | |--------------|-------------|---------------|------------------------------------|--|--| | Issue/Rev. | Date | SCCG Chairman | ESA Director General or his Deputy | | | | Issue 1 | April 1994 | Pomomens | Flat | | | | Revision 'A' | June 1995 | Ponomical | Hom | | | | Revision 'B' | August 1997 | Sa mit | Hom | | | | | | | | | | Rev. 'B' PAGE 2 ISSUE 1 ## **DOCUMENTATION CHANGE NOTICE** | Rev.<br>Letter | Rev.<br>Date | | CHANGE<br>Item | Approved<br>DCR No. | |----------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 'A' | June '95 | P14. Figure 3(b) : In Full Flag, P17. Figure 3(c) : In Write E "TRHFFH" P33. Table 2 : Nos. 182 t P34. Table 2 : Nos. 206 t amended P36. Table 2 : Nos. 220 t P42. Table 3 : Nos. 182 t P43. Table 3 : Nos. 196 t P44. Table 3 : Nos. 206 t amended P45. Table 3 : Nos. 206 t amended P45. Table 3 : Nos. 206 t amended P45. Table 6 : Nos. 182 t | "TWLFFH" changed to "TWLFFL" "TEFHRH" changed to "TFFHWH" chable 3rd alinea, "TRLQVFF" changed to 183, Limits for Variants 7 to 9 amended 197, Symbol amended 197, Symbol amended 197, 212 to 213, Limit for Variants 7 to 9 198, Limits for Variants 7 to 9 amended 198, Limits for Variants 7 to 9 amended 197, Symbol amended 197, Symbol amended 197, Symbol amended 197, Limits for Variants 7 to 9 amended 198, Limits for Variants 7 to 9 amended 1983, Limits for Variants 7 to 9 amended 1983, Limits for Variants 7 to 9 amended 1983, Limits for Variants 7 to 9 amended 1984, Limits for Variants 7 to 9 amended 1985, Limits for Variants 7 to 9 amended 1986, Limits for Variants 7 to 9 amended 1987, Change of the | None<br>None<br>221255<br>221255<br>221255<br>221255<br>221255<br>221255<br>221255<br>221255<br>221255<br>221255<br>221255<br>221255<br>221255<br>221255 | | 'B' | Aug. '97 | | nable 3rd alinea, "W" corrected to "W" o 197, Symbol amended | None<br>None<br>23878<br>23865 | PAGE 3 ISSUE 1 ## TABLE OF CONTENTS | 1. | GENERAL | Page<br>5 | |-------|-----------------------------------------------------------------------|-----------| | 1.1 | Scope | 5 | | 1.2 | Component Type Variants | 5 | | 1.3 | Maximum Ratings | 5 | | 1.4 | Parameter Derating Information | 5 | | 1.5 | Physical Dimensions | 5 | | 1.6 | Pin Assignment | 5 | | 1.7 | Truth Table | 5 | | 1.8 | Circuit Description | 5 | | 1.9 | Functional Diagram | 5 | | 1.10 | Handling Precautions | 5 | | 1.11 | Input Protection Network | 5 | | 2. | APPLICABLE DOCUMENTS | 24 | | 3. | TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS | 24 | | 4. | REQUIREMENTS | 25 | | 4.1 | General | 25 | | 4.2 | Deviations from Generic Specification | 25 | | 4.2.1 | Deviations from Special In-process Controls | 25 | | 4.2.2 | Deviations from Final Production Tests | 25 | | 4.2.3 | Deviations from Burn-in Tests | 25 | | 4.2.4 | Deviations from Qualification Tests | 25 | | 4.2.5 | Deviations from Lot Acceptance Tests | 25 | | 4.3 | Mechanical Requirements | 25 | | 4.3.1 | Dimension Check | 25 | | 4.3.2 | Weight | 25 | | 4.4 | Materials and Finishes | 26 | | 4.4.1 | Case | 26 | | 4.4.2 | Lead Material and Finish | 26 | | 4.5 | Marking | 26 | | 4.5.1 | General | 26 | | 4.5.2 | Lead Identification | 26 | | 4.5.3 | The SCC Component Number | 26 | | 4.5.4 | Traceability Information | 26 | | 4.6 | Electrical Measurements | _ 27 | | 4.6.1 | Electrical Measurements at Room Temperature | 27 | | 4.6.2 | Electrical Measurements at High and Low Temperatures | 27 | | 4.6.3 | Circuits for Electrical Measurements | 27 | | 4.7 | Burn-in Tests | 27 | | 4.7.1 | Parameter Drift Values | 27 | | 4.7.2 | Conditions for High Temperature Reverse Bias Burn-in | 27 | | 4.7.3 | Conditions for Power Burn-in | 27 | | 4.7.4 | Electrical Circuits for High Temperature Reverse Bias Burn-in | 27 | | 4.7.5 | Electrical Circuits for Power Burn-in | 27 | | 4.8 | Environmental and Endurance Tests | 55 | | 4.8.1 | Electrical Measurements on Completion of Environmental Tests | 55 | | 4.8.2 | Electrical Measurements at Intermediate Points during Endurance Tests | 55 | | 4.8.3 | Electrical Measurements on Completion of Endurance Tests | 55 | | 4.8.4 | Conditions for Operating Life Tests | 55 | PAGE 4 ISSUE 1 | 4.8.5<br>4.8.6<br>4.9<br>4.9.1<br>4.9.2<br>4.9.3 | Electrical Circuits for Operating Life Tests Conditions for High Temperature Storage Test Total Dose Irradiation Testing Application Bias Conditions Electrical Measurements | Page<br>55<br>55<br>55<br>55<br>55<br>55 | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------| | TABLES | <u>3</u> | | | 1(a)<br>1(b)<br>2<br>3<br>4<br>5(a)<br>5(b)<br>6 | Type Variants Maximum Ratings Electrical Measurements at Room Temperature - d.c. Parameters Electrical Measurements at Room Temperature - a.c. Parameters Electrical Measurements at High and Low Temperatures - d.c. Parameters Electrical Measurements at High and Low Temperatures - a.c. Parameters Electrical Measurements at High and Low Temperatures - a.c. Parameters Parameter Drift Values Conditions for High Temperature Reverse Bias Burn-in Conditions for Power Burn-in and Operating Life Tests Electrical Measurements on Completion of Environmental Tests and at Intermediate Points and on Completion of Endurance Testing Electrical Measurements During and on Completion of Irradiation Testing | 6<br>6<br>28<br>32<br>38<br>41<br>52<br>53<br>53<br>56 | | FIGURE | | | | 1 2 | Not applicable Physical Dimensions | N/A<br>7 | | 3(a) | Pin Assignment | 11 | | 3(b) | Truth Table | 12 | | 3(c) | Circuit Description | 17 | | 3(d) | Functional Diagram | 23 | | 3(e)<br>4 | Input Protection Network Circuits for Electrical Measurements | 23<br>47 | | 5(a) | Electrical Circuit for High Temperature Reverse Bias Burn-in | 54 | | 5(b) | Electrical Circuit for Power Burn-in and Operating Life Tests | 54 | | 6 | Bias Conditions for Irradiation Testing | 58 | | APPENI | DICES (Applicable to specific Manufacturers only) | | | 'A' | AGREED DEVIATIONS FOR MATRA-MHS (F) | 60 | PAGE ISSUE 1 5 #### 1. GENERAL #### 1.1 SCOPE This specification details the ratings, physical and electrical characteristics, test and inspection data for a silicon, monolithic, CMOS Silicon Gate, Static, 9K (1024×9 BIT) First In First Out Memory with 3-State Outputs, based on Type M67202FV. It shall be read in conjunction with ESA/SCC Generic Specification No. 9000, the requirements of which are supplemented herein. #### 1.2 COMPONENT TYPE VARIANTS Variants of the basic type integrated circuits specified herein, which are also covered by this specification, are given in Table 1(a). #### 1.3 MAXIMUM RATINGS The maximum ratings, which shall not be exceeded at any time during use or storage, applicable to the integrated circuits specified herein, are as scheduled in Table 1(b). #### 1.4 PARAMETER DERATING INFORMATION (FIGURE 1) Not applicable. #### 1.5 PHYSICAL DIMENSIONS As per Figure 2. #### 1.6 PIN ASSIGNMENT As per Figure 3(a). #### 1.7 TRUTH TABLE As per Figure 3(b). #### 1.8 CIRCUIT DESCRIPTION As per Figure 3(c). #### 1.9 FUNCTIONAL DIAGRAM As per Figure 3(d). #### 1.10 HANDLING PRECAUTIONS These devices are susceptible to damage by electrostatic discharge. Therefore, suitable precautions shall be employed for protection during all phases of manufacture, testing, packaging, shipment and any handling. These components are categorised as Class 1 with a Minimum Critical Path Failure Voltage of 1 000 Volts. #### 1.11 INPUT PROTECTION NETWORK Double transistor protection shall be incorporated into each input as shown in Figure 3(e). PAGE 6 ISSUE #### **TABLE 1(a) - TYPE VARIANTS** | VARIANT | BASED ON<br>TYPE | CASE | FIGURE | LEAD MATERIAL<br>AND/OR FINISH | |---------|------------------|--------------|--------|--------------------------------| | 01 | M67202FV-30 | D.I.L. | 2(a) | G2 | | 02 | M67202FV-30 | CHIP CARRIER | 2(b) | 2 | | 03 | M67202FV-30 | FLAT PACK | 2(c) | G2 | | 04 | M67202FV-40 | D.I.L. | 2(a) | G2 | | 05 | M67202FV-40 | CHIP CARRIER | 2(b) | 2 | | 06 | M67202FV-40 | FLAT PACK | 2(c) | G2 | | 07 | M67202FV-50 | D.I.L. | 2(a) | G2 | | 08 | M67202FV-50 | CHIP CARRIER | 2(b) | 2 | | 09 | M67202FV-50 | FLAT PACK | 2(c) | G2 | #### TABLE 1(b) - MAXIMUM RATINGS | No. | CHARACTERISTICS | SYMBOL | MAXIMUM RATINGS | UNIT | REMARKS | |-----|----------------------------------------------------|----------------------|---------------------------------------------------------------------------------------|------|--------------------| | 1 | Supply Voltage | $V_{\mathrm{DD}}$ | -0.3 to +7.0 | V | Note 1 | | 2 | Input Voltage | V <sub>IN</sub> | -0.3 to V <sub>DD</sub> + 0.3 | V | Note 2<br>Power On | | 3 | Output Current | ± l <sub>OUT</sub> | V <sub>OUT</sub> = V <sub>DD</sub> : +110<br>V <sub>OUT</sub> = V <sub>SS</sub> : -60 | mA | Note 3 | | 4 | Device Dissipation<br>(Continuous) | P <sub>D</sub> | 825 | mW | Per Package | | 5 | Operating Temperature Range | T <sub>op</sub> | 55 to + 125 | °C | T <sub>amb</sub> | | 6 | Storage Temperature<br>Range | T <sub>stg</sub> | - 65 to + 150 | °C | | | 7 | Soldering Temperature<br>For DIL and FP<br>For CCP | T <sub>sol</sub> | + 265<br>+ 245 | °C | Note 4<br>Note 5 | | 8 | Thermal Resistance | R <sub>TH(J-A)</sub> | 48 | °C/W | - | | 9 | Junction Temperature | $T_J$ | + 165 | °C | | #### **NOTES** - 1. Device is functional from +4.5V to +5.5V with reference to Ground. - 2. $V_{DD}$ +0.3V should not exceed +7.0V. - 3. The maximum output current of any single output. - 4. Duration 10 seconds maximum at a distance of not less than 1.5mm from the device body and the same lead shall not be resoldered until 3 minutes have elapsed. - 5. Duration 5 seconds maximum and the same terminal shall not be resoldered until 3 minutes have elapsed. #### **FIGURE 1 - PARAMETER DERATING INFORMATION** Not applicable. Note 1 ESA/SCC Detail Specification No. 9301/032 PAGE ISSUE 1 ## FIGURE 2 - PHYSICAL DIMENSIONS ## FIGURE 2(a) - DUAL-IN-LINE PACKAGE, 28-PIN | 0)44001 | MILLIM | NOTES | | |---------|---------|--------|-------| | SYMBOL | MIN. | MAX. | NOTES | | Α | 3.30 | 5.84 | - | | A1 | 0.13 | - | - | | b | 0.36 | 0.58 | 8 | | b1 | 0.96 | 1.65 | 8 | | С | 0.20 | 0.38 | 8 | | D | - | 37.72 | - | | E | 6.10 | 7.87 | 4 | | е | 7.37 | 8.13 | - | | e1 | 2.54 T | 6,9 | | | J | 6.85 T | YPICAL | - | | J1 | 0.31 T | YPICAL | | | K | 11.43 T | YPICAL | - | | K1 | 12.06 T | YPICAL | - | | L | 2.92 | 5.08 | 8 | | L1 | 3.30 | - | 8 | | S | - | 2.54 | 7 | | S1 | 0.13 | - | 7 | | Q | 0.38 | 2.54 | 3 | | α | 0° | 15° | 10 | Е 14 PAGE ISSUE 1 8 #### FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED) ## FIGURE 2(b) - CHIP CARRIER PACKAGE, 32-TERMINAL | SYMBOL | MILLIM | ETRES | NOTES | |----------|---------|--------|-------------| | STIVIBUL | MIN | MAX | NOTES | | Α | 1.37 | 1.93 | - | | A1 | 1.62 | 2.23 | - | | В | 0.635 T | YPICAL | 8 | | С | 0.99 | 1.30 | 8 | | C1 | 1.95 | 2.36 | - | | D | 13.81 | 14.22 | - | | D1 | 10.41 T | - | | | d | 1.27 T | 5, 9 | | | d1 | 1.71 | 1.97 | - | | d2 | 12.70 T | YPICAL | | | E | 11.30 | 11.63 | - | | E1 | 12.95 T | YPICAL | <del></del> | | е | 1.27 T | YPICAL | 5, 9 | | e1 | 1.27 T | - | | | e2 | 10.16 T | - | | | f, g | 0.63 T | - | | | h, h1 | 1.016 T | 11 | | | j, j1 | 0.51 T | YPICAL | 12 | PAGE ISSUE 1 9 ## FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED) ## FIGURE 2(c) - FLAT PACKAGE, 28-PIN | SYMBOL | MILLIM | ETRES | NOTES | |----------|---------|--------|-------| | STIVIBOL | MIN. | MAX. | NOTES | | А | 2.29 | 3.30 | - | | b | 0.38 | 0.48 | 8 | | С | 0.08 | 0.15 | 8 | | D | - | 18.80 | - | | E | 9.65 | 10.67 | - | | E2 | 4.57 | | - | | E3 | 0.76 | - | - | | е | 1.27 TY | /PICAL | 5, 9 | | . L | 6.35 | 9.40 | 8 | | Q | 0.66 | - | 2 | | S | - | 1.30 | 7 | PAGE 10 ISSUE - #### FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED) #### NOTES TO FIGURES 2(a) TO 2(c) INCLUSIVE - 1. Index area: a notch, letter or dot shall be located adjacent to Pin 1 and shall be within the shaded area shown. For chip carrier packages the index shall be as defined in Figure 2(b). - 2. Dimension Q shall be measured at the point of exit of the lead from the body. - 3. The dimension shall be measured from the seating plane to the base plane. - 4. The dimension allows for off-centre lids, meniscus and glass overrun. - 5. The true position pin or terminal spacing is 1.27mm between centrelines. Each pin or terminal centreline shall be located within 0.13mm of its true longitudinal position relative to Pin 1 and the highest pin number. - 6. The true position pin spacing is 2.54mm between centrelines. Each pin centreline shall be located within 0.25mm of its true longitudinal position relative to Pin 1 and the highest pin number. - 7. Applies to all 4 corners. - 8. All leads or terminals. - 9. 26 spaces for dual-in-line and flat packages.28 spaces for chip carrier packages. - 10 Lead centre when α is 0°. - 11. 3 non-index corners 6 dimensions. - 12. Index corner only 2 dimensions. PAGE 11 ISSUE 1 #### FIGURE 3(a) - PIN ASSIGNMENT #### DUAL-IN-LINE AND FLAT PACKAGE #### CHIP CARRIER PACKAGE #### **NOTES** - 1. 10 to 18 = Data Inputs. - 2. Q0 to Q8 = Data Outputs. - 3. $\overline{W}$ = Write Enable. - 4. $\overline{R}$ = Read Enable. - 5. $\overline{RS} = \text{Reset.}$ - 6. $\overline{EF} = \text{Empty Flag}$ . - 7. $\overline{FF} = Full Flag$ . - 8. XO/HF = Expansion Out/Half Full Flag. - 9. $\overline{XI} = \text{Expansion In.}$ - 10. FL/RT = First Load/Retransmit. #### FLAT PACKAGE AND DUAL-IN-LINE TO CHIP CARRIER PIN ASSIGNMENT FLAT PACKAGE AND DUAL-IN-LINE PIN OUTS 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 CHIP CARRIER PIN OUTS 2 3 4 5 6 7 8 9 10 11 13 14 15 16 18 19 20 21 22 23 24 25 26 28 29 30 31 32 PAGE 12 ISSUE 1 #### FIGURE 3(b) - TRUTH TABLE #### **TIMING WAVEFORMS** #### ASYNCHRONOUS WRITE AND READ OPERATION #### RESET TIMING #### **NOTES** - EF, HF and FF may change status during Reset, but flags will be valid at TRSLWL. W and R = V<sub>IH</sub> around the rising edge of RS. Rev. 'A' PAGE 13 ISSUE ## FIGURE 3(b) - TRUTH TABLE (CONTINUED) #### TIMING WAVEFORMS (CONTINUED) #### EMPTY FLAG FROM LAST READ TO FIRST WRITE #### FULL FLAG FROM LAST WRITE TO FIRST READ #### **RETRANSMIT** #### **NOTES** 1. EF, FF and HF may change status during Retransmit, but flags will be valid at TRTLWL. Rev. 'A' PAGE 14 ISSUE 1 #### FIGURE 3(b) - TRUTH TABLE (CONTINUED) #### **TIMING WAVEFORMS (CONTINUED)** #### **EMPTY FLAG TIMING** #### **FULL FLAG TIMING** #### HALF-FULL FLAG TIMING PAGE 15 ISSUE 1 #### FIGURE 3(b) - TRUTH TABLE (CONTINUED) ## TIMING WAVEFORMS (CONTINUED) #### **READ DATA FLOW - THROUGH MODE** #### WRITE DATA FLOW - THROUGH MODE PAGE 16 ISSUE 1 #### FIGURE 3(b) - TRUTH TABLE (CONTINUED) #### **TIMING WAVEFORMS (CONTINUED)** #### **EXPANSION OUT** #### **EXPANSION IN** Rev. 'B' PAGE 17 ISSUE #### FIGURE 3(c) - CIRCUIT DESCRIPTION #### **CONTROLS** #### RESET (RS) Reset occurs whenever the Reset ( $\overline{RS}$ ) input is taken to a low state. Reset returns both internal read and write pointers to the first location. A reset is required after power-up before a write operation can be enabled. Both the Read Enable ( $\overline{R}$ ) and Write Enable ( $\overline{R}$ ) inputs must be in the high state during the period shown in the reset waveforms (i.e. TWHRSH before the rising edge of $\overline{RS}$ ) and should not change until TRSHWL after the rise time of the leading edge of $\overline{RS}$ . The Half-Full flag ( $\overline{HF}$ ) will be reset to high after Reset ( $\overline{RS}$ ). ### WRITE ENABLE (W) A write cycle is initiated on the trailing edge of this input if the Full Flag ( $\overline{FF}$ ) is not set. Data set-up and hold times must be maintained in the rise time of the leading edge of the Write Enable ( $\overline{W}$ ). Data is stored sequentially in the Ram array, independently of any current read operation. Once half the memory is filled, and during the trailing edge of the next write operation, the Half-Full Flag (HF) will be set to low and remain in this state until the difference between the write and read pointers is less than or equal to half the total available memory in the device. The Half-Full Flag (HF) is then reset by the leading edge of the read operation. To prevent data overflow, the Full Flag ( $\overline{\text{FF}}$ ) will go low, inhibiting further write operations. On completion of a valid read operation, the Full Flag ( $\overline{\text{FF}}$ ) will go high after TRHFFH, allowing a valid write to begin. When the FIFO stack is full, the internal write pointer is blocked from $\overline{\text{W}}$ , so that external changes to $\overline{\text{W}}$ will have no effect on the full FIFO stack. ## READ ENABLE (R) A read cycle is initiated on the trailing edge of the Read Enable ( $\overline{R}$ ) provided that the Empty Flag ( $\overline{EF}$ ) is not set. The data is accessed on a first in/first out basis, not withstanding any current write operations. After Read Enable ( $\overline{R}$ ) goes high, the Data Outputs (Q0 - Q8) will return to a high impedance state until the next Read operation. When all of the data in the FIFO stack has been read, the Empty Flag ( $\overline{EF}$ ) will go low, allowing the "final" read cycle, but inhibiting further read operations whilst the data outputs remain in a high impedance state. Once a valid write operation has been completed, the Empty Flag ( $\overline{EF}$ ) will go high after TWHEFH and a valid read may then be initiated. When the FIFO stack is empty, the internal read pointer is blocked from $\overline{R}$ , so that external changes to $\overline{R}$ will have no effect on the empty FIFO stack. #### FIRST LOAD/RETRANSMIT (FL/RT) This is a dual-purpose input. In the Depth Expansion Mode, this pin is connected to Ground to indicate that it is the first loaded (see Operating Modes). In the Single Device Mode, this pin acts as the retransmit input. The Single Device Mode is initiated by connecting the Expansion in $(\overline{XI})$ to Ground. The M67202 can be made to retransmit data when the Retransmit Enable Control $(\overline{RT})$ input is pulsed low. A retransmit operation will set the internal read pointer to the first location and will not affect the write pointer. Read Enable $(\overline{R})$ and Write Enable $(\overline{W})$ must be in the high state during retransmit. This feature is useful if fewer than 1024 writes are performed between resets. The retransmit feature is not compatible with the Depth Expansion Mode and will affect the Half-Full Flag $(\overline{HF})$ , in accordance with the relative locations of the read and write pointers. #### EXPANSION IN (XI) This input is a dual-purpose pin. Expansion In $(\overline{XI})$ is connected to Ground to indicate an operation in the single device mode. Expansion In $(\overline{XI})$ is connected to Expansion Out $(\overline{XO})$ of the previous device in the Depth Expansion or Daisy Chain modes. PAGE 18 ISSUE 1 #### FIGURE 3(c) - CIRCUIT DESCRIPTION (CONTINUED) #### **OUTPUTS** #### FULL FLAG (FF) The Full Flag (FF) will go low, inhibiting further write operations when the write pointer is one location less than the read pointer, indicating that the device is full. If the read pointer is not moved after Reset (RS), the Full Flag (FF) will go low after 1024 writes. #### EMPTY FLAG (EF) The Empty Flag (EF) will go low, inhibiting further read operations when the read pointer is equal to the write pointer, indicating that the device is empty. #### EXPANSION OUT/HALF-FULL FLAG (XO/HF) This is a dual-purpose output. In the single device mode, when Expansion In $(\overline{XI})$ is connected to Ground, this output acts as an indication of a half-full memory. After half the memory is filled, and on the trailing edge of the next write operation, the Half-Full Flag ( $\overline{\text{HF}}$ ) will be set to low and will remain set until the difference between the write and read pointers is less than or equal to half of the total memory of the device. The Half-Full Flag ( $\overline{\text{HF}}$ ) is then reset by the leading edge of the read operation. In the Depth Expansion Mode, Expansion In $(\overline{XI})$ is connected to Expansion Out $(\overline{XO})$ of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse to the next device when the previous device reaches the last memory location. #### DATA OUTPUT (Q0 - Q8) DATA output for 9-bit wide data. This data is in a high impedance condition whenever Read $(\overline{R})$ is in a high state. #### **OPERATING MODES** #### SINGLE DEVICE MODE A single M67202 may be used when the application requirements are for 1024 words or less. The M67202 is in a Single Device Configuration when the Expansion In $(\overline{XI})$ control input is Grounded. In this mode the Half-Full Flag $(\overline{HF})$ , which is an active low output, is shared with Expansion Out $(\overline{XO})$ . BLOCK DIAGRAM OF SINGLE 1024×9 FIFO PAGE 19 ISSUE - #### FIGURE 3(c) - CIRCUIT DESCRIPTION (CONTINUED) #### WIDTH EXPANSION MODE Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status flags ( $\overline{EF}$ , $\overline{FF}$ and $\overline{HF}$ ) can be detected from any one device. The figure demonstrates an 18-bit word width by using $2 \times M67202s$ . Any word width can be attained by adding additional M67202s. #### **NOTES** - 1. Flag detection is accomplished by monitoring the FF, EF and HF signals on either (any) device used in the width expansion configuration. - 2. Do not connect any output control signals together BLOCK DIAGRAM OF 1024 × 18 FIFO MEMORY USED IN WIDTH EXPANSION MODE PAGE 20 ISSUE #### FIGURE 3(c) - CIRCUIT DESCRIPTION (CONTINUED) #### DEPTH EXPANSION (DAISY CHAIN) MODE The M67202 can be easily adapted for applications which require more than 1024 words. The figure demonstrates Depth Expansion using 3 × M67202s. Any depth can be achieved by adding additional M67202s. The M67202s operate in the Depth Expansion configuration if the following conditions are met:- - 1. The first device must be designated by connecting the First Load (FL) control input to Ground. - 2. All other devices must have FL in the high state. - 3. The Expansion Out $(\overline{XO})$ pin of each device must be connected to the Expansion In $(\overline{XI})$ pin of the next device. - 4. External logic is needed to generate a composite Full Flag (FF) and Empty Flag (EF). This requires that all EFs and all FFs be ØRed (i.e. all must be set to generate the correct composite FF or EF). - 5. The Retransmit (RT) function and Half-Full Flag (HF) are not available in the Depth Expansion Mode. BLOCK DIAGRAM OF 3072×18 FIFO MEMORY (DEPTH EXPANSION) PAGE 21 ISSUE 1 #### FIGURE 3(c) - CIRCUIT DESCRIPTION (CONTINUED) #### COMPOUND EXPANSION MODULE It is quite simple to apply the 2 expansion techniques described above together to create large FIFO arrays. #### **NOTES** - 1. For depth expansion block, see section on Depth Expansion. - 2. For Flag detection, see section on Width Expansion. #### COMPOUND FIFO EXPANSION #### **BI-DIRECTIONAL MODE** Applications which require data buffering between two systems (each system being capable of Read and Write operations) can be created by coupling M67202s. Care must be taken to ensure that the appropriate flag is monitored by each system (i.e. $\overline{FF}$ is monitored on the device on which $\overline{W}$ is in use; $\overline{EF}$ is monitored on the device on which $\overline{R}$ is in use). Both Depth Expansion and Width Expansion may be used in this mode. #### **BI-DIRECTIONAL FIFO MODE** PAGE 22 ISSUE 1 #### FIGURE 3(c) - CIRCUIT DESCRIPTION (CONTINUED) #### DATA FLOW-THROUGH MODES 2 types of flow-through modes are permitted: a read flow-through and a write flow-through mode. In the read flow-through mode, the FIFO stack allows a single word to be read after 1 word has been written to an empty FIFO stack. The data is enabled on the bus at (TWHEFH+TRLQV) ns after the leading edge of $\overline{W}$ , which is known as the first write edge and remains on the bus until the $\overline{R}$ line is raised from low to high, after which the bus will go into a 3-State mode after TRHQZ ns. The $\overline{EF}$ line will show a pulse indicating temporary reset and then will be set. In the interval in which $\overline{R}$ is low, more words may be written to the FIFO stack (the subsequent writes after the first write edge will reset the Empty Flag); however, the same word (written on the first write edge) presented to the output bus as the read pointer will not be incremented if $\overline{R}$ is low. On toggling $\overline{R}$ , the remaining words written to the FIFO will appear on the output bus in accordance with the read cycle timings. In the write flow-through mode, the FIFO stack allows a single word of data to be written immediately a single word of data has been read from a full FIFO stack. The $\overline{R}$ line causes the $\overline{FF}$ to be reset, but the $\overline{W}$ line, being low, causes it to be set again in anticipation of a new data word. The new word is loaded into the FIFO stack on the leading edge of $\overline{W}$ . The $\overline{W}$ line must be toggled when $\overline{FF}$ is not set in order to write new data into the FIFO stack and to increment the write pointer. #### A - RESET AND RETRANSMIT #### SINGLE DEVICE CONFIGURATION/WIDTH EXPANSION MODE | MODE | INPUTS | | INTERNAL STATUS | | OUTPUTS | | | | |------------|--------|----|-----------------|-------------------------------|---------------|----|----|----| | MODE | RS | RĪ | XI | XI READ POINTER WRITE POINTER | | EF | FF | HF | | Reset | L | Х | L | Location Zero | Location Zero | L | Н | Н | | Retransmit | Н | L | L | Location Zero | Unchanged | Χ | Х | Х | | Read/Write | Н | Н | L | Increment (2) | Increment (2) | Х | Х | Х | #### **B - RESET AND FIRST LOAD** #### DEPTH EXPANSION/COMPOUND EXPANSION MODE | MODE | INPUTS | | INTERNAL STATUS | | OUTPUTS | | | |-------------------------|--------|----|-----------------|----------------------------|---------------|----|----| | MODE | RS | FL | XI | READ POINTER WRITE POINTER | | EF | FF | | Reset first device | L | L | (3) | Location Zero | Location Zero | L | Н | | Reset all other devices | L | Н | (3) | Location Zero | Location Zero | L | Н | | Read/Write | Н | Х | (3) | X | X | Х | Χ | #### **NOTES** - 1. Logic Level Definitions: L=Low Level, H=High Level, X=Don't Care. - 2. Pointer will increment if flag is high. - 3. $\overline{XI}$ is connected to $\overline{XO}$ of previous device. RS = Reset Input FL/RT = first load/retransmit. EF = Empty flag output. FF = Full flag output. $\overline{XI}$ = Expansion input. HF = Half-full flag output. PAGE 23 ISSUE 1 #### FIGURE 3(d) - FUNCTIONAL DIAGRAM #### FIGURE 3(e) - INPUT/OUTPUT PROTECTION NETWORKS #### **EQUIVALENT OF EACH INPUT** #### **EQUIVALENT OF EACH OUTPUT** PAGE 24 ISSUE 1 #### 2. APPLICABLE DOCUMENTS The following documents form part of this specification and shall be read in conjunction with it:- - (a) ESA/SCC Generic Specification No. 9000 for Integrated Circuits. - (b) MIL-STD-883, Test Methods and Procedures for Micro-electronics. #### 3. TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS For the purpose of this specification, the terms, definitions, abbreviations, symbols and units specified in ESA/SCC Basic Specification No. 21300 shall apply. In addition, the following abbreviations are used: V<sub>IC</sub> = Input Clamp Voltage. I<sub>DD1</sub> = Average Power Supply Current. I<sub>DD2</sub> = Average Standby Current. I<sub>DD3</sub> = Power Down Current. I<sub>OZH</sub> = Output Leakage Current Third State (High Level Applied). I<sub>OZL</sub> = Output Leakage Current Third State (Low Level Applied). I<sub>OZL</sub> = Output Leakage Curr C<sub>IN</sub> = Input Capacitance. C<sub>OUT</sub> = Output Capacitance. TRLRL = Read Cycle Time. TRLQV = Access Time. TRHRL = Read Recovery Time. TRLRH = Read Pulse Width. TRHQX = Data Valid from Read Pulse High. TWLWL = Write Cycle Time. TWLWH = Write Pulse Width. TWHWL = Write Recovery Time. TDVWH = Data Set-up Time. TWHDX = Data Hold Time. TRSLWL = Reset Cycle Time. TRSLRSH = Reset Pulse Width. TRSHWL = Reset Recovery Time. TRTLWL = Retransmit Cycle Time. TRTLRTH = Retransmit Pulse Width. TRTHWL = Retransmit Recovery Time. TRSLEFL = Reset to Empty Flag Low. TRLEFL = Read Low to Empty Flag Low. TRHFFH = Read High to Full Flag High. TWHEFH = Write High to Empty Flag High. TWLFFL = Write Low to Full Flag Low. TRLQX = Read Pulse Low to Data Bus Low Impedance. TWHQX = Write Pulse Low to Data Bus Low Impedance. TRHQZ = Read Pulse High to Data Bus High Impedance. TWHRSH = Reset Set-up Time. TWHRTH = Retransmit Set-up Time. TRSLHFH = Reset to Half Full Flag High. TRSLFFH = Reset to Full Flag High. TEFHRH = Read Pulse Width after EF High. TWLHFL = Write High to Half Flag Low. TRHHFH = Read High to Half Flag High. TFFHWH = Write Pulse Width after FF High. TWLXOL = Read/Write to XO Low. TWHXOH = Read/Write to XO High. TXILXIH = XI Pulse Width. TXIHXIL = XI Recovery Time. TXILRL = XI Set-up Time. PAGE 25 ISSUE ' #### 4. **REQUIREMENTS** #### 4.1 GENERAL The complete requirements for procurement of the integrated circuits specified herein are stated in this specification and ESA/SCC Generic Specification No. 9000 for Integrated Circuits. Deviations from the Generic Specification applicable to this specification only, are listed in Para. 4.2. Deviations from the applicable Generic Specification and this Detail Specification, formally agreed with specific Manufacturers on the basis that the alternative requirements are equivalent to the ESA/SCC requirements and do not affect the components' reliability, are listed in the appendices attached to this specification. #### 4.2 <u>DEVIATIONS FROM GENERIC SPECIFICATION</u> #### 4.2.1 <u>Deviations from Special In-process Controls</u> - (a) Para. 5.2.2, Total Dose Irradiation Testing: Shall be performed during qualification and extension of qualification. - (b) Para. 5.2.2, Total Dose Irradiation Testing: Shall be performed during procurement on a lot acceptance basis at the total dose irradiation level specified in the Purchase Order. #### 4.2.2 <u>Deviations from Final Production Tests (Chart II)</u> None. #### 4.2.3 <u>Deviations from Burn-in Tests (Chart III)</u> (a) Para. 7.1.1(a), "High Temperature Reverse Bias" test and subsequent electrical measurements related to this test shall be omitted. #### 4.2.4 Deviations from Qualification Tests (Chart IV) None. #### 4.2.5 <u>Deviations from Lot Acceptance Tests (Chart V)</u> None. #### 4.3 MECHANICAL REQUIREMENTS #### 4.3.1 Dimension Check The dimensions of the integrated circuits specified herein shall be checked. They shall conform to those shown in Figure 2. #### 4.3.2 Weight The maximum weight of the integrated circuits specified herein shall be 3.5 grammes for the dual-in-line package, 2.0 grammes for the chip carrier package and 2.5 grammes for the flat package. PAGE 26 ISSUE 1 #### 4.4 MATERIALS AND FINISHES The materials shall be as specified herein. Where a definite material is not specified, a material which will enable the integrated circuits specified herein to meet the performance requirements of this specification shall be used. Acceptance or approval of any constituent material does not guarantee acceptance of the finished product. #### 4.4.1 Case The case shall be hermetically sealed and have a ceramic body and the lids shall be welded, brazed, preform-soldered or glass-frit-sealed. #### 4.4.2 Lead Material and Finish For dual-in-line and flat packages, the material shall be Type 'G' with Type '2' finish in accordance with the requirements of ESA/SCC Basic Specification No. 23500. For chip carrier packages the finish shall be Type '2' in accordance with the requirements of ESA/SCC Basic Specification No. 23500. (See Table 1(a) for Type Variants). #### 4.5 MARKING #### 4.5.1 General The marking of all components delivered to this specification shall be in accordance with the requirements of ESA/SCC Basic Specification No. 21700. Each component shall be marked in respect of:- - (a) Lead Identification. - (b) The SCC Component Number. - (c) Traceability Information. #### 4.5.2 Lead Identification For dual-in-line and flat packages, an index shall be located at the top of the package in the position defined in Note 1 to Figure 2 or, alternatively, a tab may be used to identify Pin No. 1. The pin numbering must be read with the index or tab on the left-hand side. For chip carrier packages, the index shall be as defined by Figure 2(b). #### 4.5.3 The SCC Component Number Each component shall bear the SCC Component Number which shall be constituted and marked as follows: | | 930103201BF | |----------------------------------------------|-------------| | Detail Specification Number | | | Type Variant (see Table 1(a)) | | | Testing Level (B or C, as applicable) | | | Total Dose Irradiation Level (if applicable) | | The Total Dose Irradiation Level designation shall be added for those devices for which a sample has been successfully tested to the level in question. For these devices, a code letter shall be added in accordance with the requirements of ESA/SCC Basic Specification No. 22900. #### 4.5.4 Traceability Information Each component shall be marked in respect of traceability information in accordance with the requirements of ESA/SCC Basic Specification No. 21700. PAGE 27 ISSUE 1 #### 4.6 ELECTRICAL MEASUREMENTS #### 4.6.1 Electrical Measurements at Room Temperature The parameters to be measured in respect of electrical characteristics are scheduled in Table 2. Unless otherwise specified, the measurements shall be performed at $T_{amb}$ = +22 ±3 °C. #### 4.6.2 Electrical Measurements at High and Low Temperatures The parameters to be measured at high and low temperatures are scheduled in Table 3. The measurements shall be performed at $T_{amb} = +125(+0-5)$ °C and -55(+5-0) °C respectively. #### 4.6.3 Circuits for Electrical Measurements Circuits for use in performing electrical measurements listed in Tables 2 and 3 of this specification are shown in Figure 4. #### 4.7 BURN-IN TESTS #### 4.7.1 Parameter Drift Values The parameter drift values applicable to Power Burn-in are specified in Table 4 of this specification. Unless otherwise stated, measurements shall be performed at $T_{amb} = +22 \pm 3$ °C. The parameter drift values ( $\Delta$ ), applicable to the parameters scheduled, shall not be exceeded. In addition to these drift value requirements, the appropriate limit value specified for a given parameter in Table 2 shall not be exceeded. #### 4.7.2 <u>Conditions for High Temperature Reverse Bias Burn-in</u> Not applicable. #### 4.7.3 Conditions for Power Burn-in The requirements for Power Burn-in are specified in Section 7 of ESA/SCC Generic Specification No. 9000. The conditions for Power Burn-in shall be as specified in Table 5(b) of this specification. #### 4.7.4 Electrical Circuits for High Temperature Reverse Bias Burn-in Not applicable. #### 4.7.5 Electrical Circuits for Power Burn-in Circuits for use in performing the Power Burn-in tests are shown in Figure 5(b) of this specification. PAGE 28 ISSUE 1 ## TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - d.c. PARAMETERS | Na | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | ITS | UNIT | |----------------|-------------------------------------------|-----------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|------| | No. | CHARACTERISTICS | STIMBUL | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | UNIT | | 1<br>to<br>26 | Functional Test 1<br>(Nominal Inputs) | - | 3014 | 3(b) | Verify Truth Table. For Input/Output Conditions and Test Patterns, see Note 1 | - | - | - | | 27<br>to<br>38 | Functional Test 2<br>(Worst Case Inputs) | • | 3014 | 3(b) | Verify Truth Table.<br>For Input/Output Conditions<br>and Test Patterns, see<br>Note 1 | - | <u>-</u> | - | | 39<br>to<br>40 | Functional Test 3<br>(Worst Case Outputs) | - | 3014 | 3(b) | Verify Truth Table.<br>For Input/Output Conditions<br>and Test Patterns, see<br>Note 1 | - | - | - | | 41<br>to<br>54 | Input Current<br>Low Level | l <sub>IL</sub> | 3009 | 4(a) | $\begin{split} &V_{\text{IN}} \text{ (Under Test)} = 0V \\ &V_{\text{IN}} \text{ (Remaining Inputs)} \\ &= 5.5V \\ &V_{\text{DD}} = 5.5V, \ V_{\text{SS}} = 0V \\ &\text{(Pins D/F 1-2-3-4-5-6-7-15-22-23-24-25-26-27)} \\ &\text{(Pins C 2-3-4-5-6-7-8-18-25-26-28-29-30-31)} \end{split}$ | 1 | -1.0 | μA | | 55<br>to<br>68 | Input Current<br>High Level | Ιιн | 3010 | 4(b) | V <sub>IN</sub> (Under Test) = 5.5V<br>V <sub>IN</sub> (Remaining Inputs)<br>= 0V<br>V <sub>DD</sub> = 5.5V, V <sub>SS</sub> = 0V<br>(Pins D/F 1-2-3-4-5-6-7-15-22-23-24-25-26-27)<br>(Pins C 2-3-4-5-6-7-8-18-25-26-28-29-30-31) | - | 1.0 | μА | | 69<br>to<br>80 | Output Voltage<br>Low Level | V <sub>OL</sub> | 3007 | 4(c) | $V_{IL}$ = 0.8V, $V_{IH}$ = 2.2V<br>$I_{OL}$ = 8.0mA<br>$V_{DD}$ = 4.5V, $V_{SS}$ = 0V<br>Note 2<br>(Pins D/F 8-9-10-11-12-13-<br>16-17-18-19-20-21)<br>(Pins C 9-10-11-13-14-15-<br>19-20-21-22-23-24) | - | 0.4 | V | PAGE 29 ISSUE 1 ## TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - d.c. PARAMETERS (CONT'D) | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | IITS | UNIT | |------------------|---------------------------------------------------------------|------------------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------| | INO. | CHARACTERISTICS | STIVIBOL | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | UNIT | | 81<br>to<br>92 | Output Voltage<br>High Level | V <sub>ОН</sub> | 3007 | 4(d) | $\begin{split} &V_{IL}\!=\!0.8\text{V},V_{IH}\!=\!2.2\text{V}\\ &I_{OH}\!=\!-2.0\text{mA}\\ &V_{DD}\!=\!4.5\text{V},V_{SS}\!=\!0\text{V}\\ &\text{Note 2}\\ &(\text{Pins D/F 8-9-10-11-12-13-16-17-18-19-20-21})\\ &(\text{Pins C 9-10-11-13-14-15-19-20-21-22-23-24}) \end{split}$ | 2.4 | 1 | > | | 93<br>to<br>106 | Input Clamp Voltage<br>(to V <sub>SS</sub> ) | V <sub>IC</sub> | 3008 | 4(e) | $I_{IN} \text{ (Under Test)} = -200 \mu \text{A}$ $V_{IN} \text{ (Remaining Inputs)} = 0 \text{V}$ $V_{DD} = V_{SS} = 0 \text{V}$ (Pins D/F 1-2-3-4-5-6-7-15-22-23-24-25-26-27) (Pins C 2-3-4-5-6-7-8-18-25-26-28-29-30-31) | -0.1 | - 1.9 | ٧ | | 107<br>to<br>115 | Output Leakage<br>Current Third State<br>(Low Level Applied) | l <sub>OZL</sub> | - | 4(f) | $V_{IN}(\overline{R}) = 2.2V$<br>$V_{OUT} = 0V$<br>$V_{DD} = 5.5V$ , $V_{SS} = 0V$<br>(Pins D/F 9-10-11-12-13-16-17-18-19)<br>(Pins C 10-11-13-14-15-19-20-21-22) | - | <b>-</b> 1.0 | μA | | 116<br>to<br>124 | Output Leakage<br>Current Third State<br>(High Level Applied) | l <sub>OZH</sub> | - | 4(f) | $V_{IN}(\overline{R}) = 2.2V$<br>$V_{OUT} = 5.5V$<br>$V_{DD} = 5.5V$ , $V_{SS} = 0V$<br>(Pins D/F 9-10-11-12-13-16-17-18-19)<br>(Pins C 10-11-13-14-15-19-20-21-22) | - | 1.0 | μA | | 125 | Supply Current<br>(Operating) | l <sub>DD1</sub> | 3005 | 4(g) | $V_{IL}$ = 0V, $V_{IH}$ = 3.0V<br>Pattern: ICCACT<br>All Outputs Open<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V<br>Variants 1 to 3: f = 25MHz<br>Variants 4 to 6: f = 20MHz<br>Variants 7 to 9: f = 16.6MHz<br>(Pin D/F 28)<br>(Pin C 32) | | 140<br>120<br>100 | mA | PAGE 30 ISSUE 1 ## TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - d.c. PARAMETERS (CONT'D) | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | ITS | UNIT | |------|--------------------------------|------------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | INO. | CHARACTERISTICS | STVIBOL | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | ONIT | | 126 | Supply Current<br>(Stand-by) | I <sub>DD2</sub> | 3005 | 4(g) | $\begin{split} &V_{\text{IN}}(\text{XI}) = 0V \\ &V_{\text{IN}}(\text{R}, \text{W}, \text{RS}, \text{FL/RT}) = 2.2V \\ &\text{All Outputs Open} \\ &V_{\text{DD}} = 5.5V, V_{\text{SS}} = 0V \\ &(\text{Pin D/F 28}) \\ &(\text{Pin C 32}) \end{split}$ | • | 1.5 | mA | | 127 | Supply Current<br>(Power Down) | I <sub>DD3</sub> | 3005 | 4(g) | $V_{IN}(XI) = 0V$<br>$V_{IN}(Remaining Inputs) = 5.5V$<br>All Outputs Open<br>$V_{DD} = 5.5V$ , $V_{SS} = 0V$<br>(Pin D/F 28)<br>(Pin C 32) | - | 80 | μА | ## **NOTES** 1. Functional test go-no-go with the following test sequences: #### **FUNCTIONAL TEST 1** | Pattern | Rate<br>(ns) | V <sub>DD</sub><br>(V) | V <sub>SS</sub><br>(V) | V <sub>IL</sub><br>(V) | V <sub>IH</sub><br>(V) | l <sub>OL</sub><br>(mA) | l <sub>OH</sub><br>(mA) | V <sub>OUT COMP</sub><br>(V) | |-----------|--------------|------------------------|------------------------|------------------------|------------------------|-------------------------|-------------------------|------------------------------| | WRT-RD000 | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | WRT-RD1FF | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | MARCH-000 | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | MARCH-155 | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | MARCH-1FF | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | FIFO-000 | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | FIFO-155 | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | FIFO-1FF | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | ADDRESS | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | CKBD-000 | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | CKBD-1FF | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | FLAGS | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | Xi | 175 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | PAGE 31 ISSUE 1 #### TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE (CONTINUED) #### **FUNCTIONAL TEST 2** | Pattern | Rate<br>(ns) | V <sub>DD</sub><br>(V) | V <sub>SS</sub><br>(V) | V <sub>IL</sub><br>(V) | V <sub>iH</sub><br>(V) | l <sub>OL</sub><br>(mA) | I <sub>OH</sub><br>(mA) | V <sub>OUT COMP</sub> (V) | |----------|--------------|------------------------|------------------------|------------------------|------------------------|-------------------------|-------------------------|---------------------------| | FIFO-155 | 175 | 4.5 and 5.5 | 0 | 8.0 | $V_{DD}$ | 8.0 | -2.0 | 1.5 | | FIFO-155 | 175 | 4.5 and 5.5 | 0 | 0 | 2.2 | 8.0 | -2.0 | 1.5 | | FLAGS | 175 | 4.5 and 5.5 | 0 | 8.0 | $V_{\mathrm{DD}}$ | 8.0 | -2.0 | 1.5 | | FLAGS | 175 | 4.5 and 5.5 | 0 | 0 | 2.2 | 8.0 | -2.0 | 1.5 | | Xi | 175 | 4.5 and 5.5 | 0 | 0.8 | $V_{DD}$ | 8.0 | -2.0 | 1.5 | | Xi | 175 | 4.5 and 5.5 | 0 | 0 | 2.2 | 8.0 | -2.0 | 1.5 | #### **FUNCTIONAL TEST 3** | Pattern | Rate<br>(ns) | $V_{ m DD}$ (V) | V <sub>SS</sub><br>(V) | V <sub>IL</sub><br>(V) | V <sub>IH</sub><br>(V) | l <sub>OL</sub><br>(mA) | l <sub>OH</sub><br>(mA) | V <sub>OUT COMP</sub> (V) | |----------|--------------|-----------------|------------------------|------------------------|------------------------|-------------------------|-------------------------|---------------------------| | FIFO-000 | 175 | 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 0.4 | | FIFO-1FF | 175 | 4.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 2.4 | - 2. Measurements performed using MARCH-000H and MARCH-1FFH test patterns. - 3. Guaranteed but not tested. Characterised at initial design and after major process changes. #### 4. FUNCTIONAL TEST 4 | Pattern | TRLRL<br>(ns)<br>Var. 1-2-3 | TRLRL<br>(ns)<br>Var. 4-5-6 | TRLRL<br>(ns)<br>Var. 7-8-9 | V <sub>DD</sub><br>(V) | V <sub>SS</sub><br>(V) | V <sub>IL</sub><br>(V) | V <sub>IH</sub><br>(V) | l <sub>OL</sub><br>(mA) | I <sub>OH</sub><br>(mA) | V <sub>OUT</sub><br>COMP<br>(V) | |-----------|-----------------------------|-----------------------------|-----------------------------|------------------------|------------------------|------------------------|------------------------|-------------------------|-------------------------|---------------------------------| | MARCH-000 | 40 | 50 | 60 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | MARCH-155 | 40 | 50 | 60 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | - 2.0 | 1.5 | | MARCH-1FF | 40 | 50 | 60 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | FIFO-000 | 40 | 50 | 60 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | FIFO-155 | 40 | 50 | 60 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | FIFO-1FF | 40 | 50 | 60 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | FLAGS | 40 | 50 | 60 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | | Xi | 40 | 50 | 60 | 4.5 and 5.5 | 0 | 0 | 3.0 | 8.0 | -2.0 | 1.5 | Output load = 1 TTL gate equivalent + $C_L \le 100 pF$ . $t_r = t_f = 5.0 ns$ maximum. 5. Parameter measured during Functional Test 4 using the following test pattern:- For TRLRL and TRLQV : For TDVWH and TWHDX : MARCH-000H. For remainder FIFO-1FFH. ror remainder FLAGS. 6. Parameters tested go-no-go during Functional Test 4. PAGE 32 ISSUE 1 ## TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - a.c. PARAMETERS | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | IITS | UNIT | |------------------|--------------------------------------------------|-----------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|-------| | 140. | CHARACTERISTICS | STIVIBOL | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | OIVIT | | 128<br>to<br>141 | Input Capacitance | C <sub>IN</sub> | 3012 | 4(h) | $V_{IN}$ (Not Under Test) = 0V<br>$V_{DD} = V_{SS} = 0V$<br>Note 3<br>(Pins D/F 1-2-3-4-5-6-7-15-22-23-24-25-26-27)<br>(Pins C 2-3-4-5-6-7-8-18-25-26-28-29-30-31) | - | 8.0 | pF | | 142<br>to<br>153 | Output Capacitance | Соит | 3012 | 4(i) | $V_{IN}$ (Not Under Test) = 0V<br>$V_{DD} = V_{SS} = 0V$<br>Note 3<br>(Pins D/F 8-9-10-11-12-13-<br>16-17-18-19-20-21)<br>(Pins C 9-10-11-13-14-15-<br>19-20-21-22-23-24) | - | 8.0 | pF | | 154<br>to<br>155 | Read Pulse Low to<br>Data Bus Low<br>Impedance | TRLQX | 3004 | 4(j) | $V_{DD}$ = 4.5V and 5.5V<br>$V_{SS}$ = 0V<br>Note 3<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 5.0<br>5.0<br>10 | 1 1 1 | ns | | 156<br>to<br>157 | Write Pulse Low to<br>Data Bus Low<br>Impedance | TWHQX | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Note 3<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 10<br>10<br>15 | | ns | | 158<br>to<br>159 | Read Pulse High to<br>Data Bus High<br>Impedance | TRHQZ | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Note 3<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | - | 20<br>25<br>30 | ns | | 160<br>to<br>161 | Retransmit Set-up<br>Time | TWHRTH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Note 3<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | - | ns | Rev. 'A' PAGE 33 ISSUE 1 ## TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - a.c. PARAMETERS (CONT'D) | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIIV | IITS | UNIT | |------------------|---------------------------------------|---------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|-------| | 140. | OFFICE | STWIDOL | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | OIVII | | 162<br>to<br>163 | Reset to Empty Flag<br>Low | TRSLEFL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Note 3<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 40<br>50<br>60 | ns | | 164<br>to<br>165 | Read/Write to XO<br>High | TWHXOH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Note 3<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 30<br>40<br>50 | ns | | 166<br>to<br>181 | Functional Test 4<br>(Nominal Inputs) | • | 3004 | 3(b) | Verify Truth Table. For Input/Output Conditions and Test Patterns, see Note 4 V <sub>DD</sub> = 4.5V and 5.5V V <sub>SS</sub> = 0V | - | - | - | | 182<br>to<br>183 | Read Cycle Time | TRLRL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 40<br>50<br>65 | | ns | | 184<br>to<br>185 | Access Time | TRLQV | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 30<br>40<br>50 | ns | | 186<br>to<br>187 | Data Set-up Time | TDVWH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 18<br>20<br>30 | -<br>-<br>- | ns | | 188<br>to<br>189 | Data Hold Time | TWHDX | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 0<br>0<br>5.0 | -<br>-<br>- | ns | Rev. 'A' PAGE 34 ISSUE 1 TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - a.c. PARAMETERS (CONT'D) | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIIV | IITS | UNIT | |------------------|------------------------------------|----------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|------| | INO. | CHARACTERISTICS | STIVIBOL | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | UNIT | | 190<br>to<br>191 | Read Low to Empty<br>Flag Low | TRLEFL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | - | 30<br>30<br>45 | ns | | 192<br>to<br>193 | Write High to Empty<br>Flag High | TWHEFH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 30<br>35<br>45 | ns | | 194<br>to<br>195 | Read High to Full<br>Flag High | TRHFFH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | -<br>- | 30<br>35<br>45 | ns | | 196<br>to<br>197 | Write Low to Full<br>Flag Low | TWLFFL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | - | 30<br>35<br>45 | ns | | 198<br>to<br>199 | Write Low to Half Full<br>Flag Low | TWLHFL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | -<br>- | 40<br>50<br>60 | ns | | 200<br>to<br>201 | Read Recovery Time | TRHRL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 10<br>10<br>15 | - | ns | | 202<br>to<br>203 | Read Pulse Width | TRLRH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | -<br>-<br>- | ns | Rev. 'A' PAGE 35 ISSUE 1 ## TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - a.c. PARAMETERS (CONT'D) | No | No. CHARACTERISTICS SYMB | | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | IITS | UNIT | |------------------|------------------------------------|----------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------|----------------|-------------|------| | INO. | OHARAOTERIO 1100 | STIVIDOL | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | ONIT | | 204<br>to<br>205 | Data Valid from Read<br>Pulse High | TRHQX | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6 | 5.0 | - | ns | | 206<br>to<br>207 | Write Cycle Time | TWLWL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 40<br>50<br>65 | - | ns | | 208<br>to<br>209 | Write Pulse Width | TWLWH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | -<br>-<br>- | ns | | 210<br>to<br>211 | Write Recovery Time | TWHWL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 10<br>10<br>15 | -<br>-<br>- | ns | | 212<br>to<br>213 | Reset Cycle | TRSLWL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 40<br>50<br>65 | - | ns | | 214<br>to<br>215 | Reset Pulse Width | TRSLRSH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | | ns | | 216<br>to<br>217 | Reset Set-up Time | TWHRSH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | - | ns | Rev. 'A' PAGE 36 ISSUE 1 ## TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - a.c. PARAMETERS (CONT'D) | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | ITS | UNIT | |------------------|---------------------------------|----------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|-------| | INO. | OHANAO I ENISTIOS | STIVIDOL | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | OINIT | | 218<br>to<br>219 | Reset Recovery<br>Time | TRSHWL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 10<br>10<br>15 | | ns | | 220<br>to<br>221 | Retransmit Cycle<br>Time | TRTLWL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 40<br>50<br>65 | -<br>-<br>- | ns | | 222<br>to<br>223 | Retransmit Pulse<br>Width | TRTLRTH | 3004 | 4(j) | $V_{DD}$ = 4.5V and 5.5V<br>$V_{SS}$ = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | , , , | ns | | 224<br>to<br>225 | Retransmit Recovery<br>Time | TRTHWL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 10<br>10<br>15 | | ns | | 226<br>to<br>227 | Reset to Half Full<br>Flag High | TRSLHFH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 40<br>50<br>60 | ns | | 228<br>to<br>229 | Reset to Full Flag<br>High | TRSLFFH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | • | 40<br>50<br>60 | ns | | 230<br>to<br>231 | Read Pulse Width after EF High | TEFHRH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | - | ns | PAGE 37 ISSUE 1 ## TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - a.c. PARAMETERS (CONT'D) | | | | TEST | | TEST CONDITIONS | LIM | IITS | | |------------------|---------------------------------|---------|--------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|------| | No. | CHARACTERISTICS | SYMBOL | METHOD<br>MIL-STD<br>883 | TEST<br>FIG. | (PINS UNDER TEST<br>D/F = DIP AND FP<br>C = CCP) | MIN | MAX | UNIT | | 232<br>to<br>233 | Read High to Half<br>Flag High | TRHHFH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 40<br>50<br>60 | ns | | 234<br>to<br>235 | Write Pulse Width after FF High | TFFHWH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | 1 1 1 | ns | | 236<br>to<br>237 | Read/Write to XO<br>Low | TWLXOL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | - | 30<br>40<br>50 | ns | | 238<br>to<br>239 | XI Pulse Width | TXILXIH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | | ns | | 240<br>to<br>241 | XI Recovery Time | TXIHXIL | 3004 | 4(j) | $V_{DD}$ = 4.5V and 5.5V<br>$V_{SS}$ = 0V<br>Notes 4 and 6 | 10 | - | ns | | 242<br>to<br>243 | XI Set-up Time | TXILRL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 10<br>10<br>15 | | ns | PAGE 38 ISSUE 1 # TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES, d.c. PARAMETERS | | G.C. FANAIVE LENS | | | | | | | | | |----------------|-------------------------------------------|-----------------|----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|--| | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS LIMITS (PINS UNDER TEST | | ITS | UNIT | | | NO. | CHARACTERISTICS | STIVIDOL | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | OWIT | | | 1<br>to<br>26 | Functional Test 1<br>(Nominal Inputs) | - | 3014 | 3(b) | Verify Truth Table.<br>For Input/Output Conditions<br>and Test Patterns, see<br>Note 1 | - | • | - | | | 27<br>to<br>38 | Functional Test 2<br>(Worst Case Inputs) | - | 3014 | 3(b) | Verify Truth Table. For Input/Output Conditions and Test Patterns, see Note 1 | | • | - | | | 39<br>to<br>40 | Functional Test 3<br>(Worst Case Outputs) | - | 3014 | <b>3</b> (b) | Verify Truth Table.<br>For Input/Output Conditions<br>and Test Patterns, see<br>Note 1 | | - | - | | | 41<br>to<br>54 | Input Current<br>Low Level | I <sub>IL</sub> | 3009 | 4(a) | $V_{IN}$ (Under Test) = 0V<br>$V_{IN}$ (Remaining Inputs)<br>= 5.5V<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V<br>(Pins D/F 1-2-3-4-5-6-7-15-22-23-24-25-26-27)<br>(Pins C 2-3-4-5-6-7-8-18-25-26-28-29-30-31) | | -1.0 | μA | | | 55<br>to<br>68 | Input Current<br>High Level | Iн | 3010 | 4(b) | V <sub>IN</sub> (Under Test) = 5.5V<br>V <sub>IN</sub> (Remaining Inputs)<br>= 0V<br>V <sub>DD</sub> = 5.5V, V <sub>SS</sub> = 0V<br>(Pins D/F 1-2-3-4-5-6-7-15-22-23-24-25-26-27)<br>(Pins C 2-3-4-5-6-7-8-18-25-26-28-29-30-31) | - | 1.0 | μA | | | 69<br>to<br>80 | Output Voltage<br>Low Level | V <sub>OL</sub> | 3007 | 4(c) | $V_{IL}$ = 0.8V, $V_{IH}$ = 2.2V<br>$I_{OL}$ = 8.0mA<br>$V_{DD}$ = 4.5V, $V_{SS}$ = 0V<br>Note 2<br>(Pins D/F 8-9-10-11-12-13-<br>16-17-18-19-20-21)<br>(Pins C 9-10-11-13-14-15-<br>19-20-21-22-23-24) | - | 0.4 | V | | PAGE 39 ISSUE 1 # TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES, d.c. PARAMETERS (CONT'D) | | d.c. TANAMETERS (CONT. D) | | | | | | | | |------------------|---------------------------------------------------------------|-----------------------------------------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|-------| | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | IITS | UNIT | | 140. | | 011111111111111111111111111111111111111 | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | 01417 | | 81<br>to<br>92 | Output Voltage<br>High Level | V <sub>ОН</sub> | 3007 | 4(d) | $\begin{split} &V_{IL} = 0.8 \text{V, } V_{IH} = 2.2 \text{V} \\ &I_{OH} = -2.0 \text{mA} \\ &V_{DD} = 4.5 \text{V, } V_{SS} = 0 \text{V} \\ &\text{Note 2} \\ &\text{(Pins D/F 8-9-10-11-12-13-16-17-18-19-20-21)} \\ &\text{(Pins C 9-10-11-13-14-15-19-20-21-22-23-24)} \end{split}$ | 2.4 | • | V | | 93<br>to<br>106 | Input Clamp Voltage<br>(to V <sub>SS</sub> ) | V <sub>IC</sub> | 3008 | 4(e) | $\begin{split} I_{IN} & \text{(Under Test)} = -200 \mu \text{A} \\ V_{IN} & \text{(Remaining Inputs)} = 0 \text{V} \\ V_{DD} = V_{SS} = 0 \text{V} \\ & \text{(Pins D/F 1-2-3-4-5-6-7-15-22-23-24-25-26-27)} \\ & \text{(Pins C 2-3-4-5-6-7-8-18-25-26-28-29-30-31)} \end{split}$ | -0.1 | -1.9 | V | | 107<br>to<br>115 | Output Leakage<br>Current Third State<br>(Low Level Applied) | lozL | - | 4(f) | $V_{IN}(\overline{R}) = 2.2V$<br>$V_{OUT} = 0V$<br>$V_{DD} = 5.5V$ , $V_{SS} = 0V$<br>(Pins D/F 9-10-11-12-13-16-17-18-19)<br>(Pins C 10-11-13-14-15-19-20-21-22) | | -1.0 | μΑ | | 116<br>to<br>124 | Output Leakage<br>Current Third State<br>(High Level Applied) | lozh | - | 4(f) | $V_{IN}(\overline{R}) = 2.2V$<br>$V_{OUT} = 5.5V$<br>$V_{DD} = 5.5V$ , $V_{SS} = 0V$<br>(Pins D/F 9-10-11-12-13-16-17-18-19)<br>(Pins C 10-11-13-14-15-19-20-21-22) | - | 1.0 | μA | | 125 | Supply Current<br>(Operating) | I <sub>DD1</sub> | 3005 | 4(g) | $V_{IL}$ = 0V, $V_{IH}$ = 3.0V<br>Pattern: ICCACT<br>All Outputs Open<br>$V_{DD}$ = 5.5V, $V_{SS}$ = 0V<br>Variants 1 to 3: f = 25MHz<br>Variants 4 to 6: f = 20MHz<br>Variants 7 to 9: f = 16.6MHz<br>(Pin D/F 28)<br>(Pin C 32) | | 140<br>120<br>100 | mA | PAGE 40 ISSUE 1 # TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES, d.c. PARAMETERS (CONT'D) | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | ITS | UNIT | |------|--------------------------------|------------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | INO. | CHARACTERISTICS | STIVIDOL | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | ONT | | 126 | Supply Current<br>(Stand-by) | I <sub>DD2</sub> | 3005 | 4(g) | $\begin{split} &V_{\text{IN}}(\text{XI}) = 0V \\ &V_{\text{IN}}(\text{R}, \text{W}, \text{RS}, \text{FL/RT}) = 2.2V \\ &\text{All Outputs Open} \\ &V_{\text{DD}} = 5.5V, V_{\text{SS}} = 0V \\ &\text{(Pin D/F 28)} \\ &\text{(Pin C 32)} \end{split}$ | - | 1.5 | mA | | 127 | Supply Current<br>(Power Down) | Іррз | 3005 | 4(g) | $V_{IN}(XI) = 0V$<br>$V_{IN}(Remaining Inputs) = 5.5V$<br>All Outputs Open<br>$V_{DD} = 5.5V$ , $V_{SS} = 0V$<br>(Pin D/F 28)<br>(Pin C 32) | | 80 | μА | PAGE 41 ISSUE 1 # TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES, a.c. PARAMETERS | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | ITS | UNIT | |------------------|--------------------------------------------------|-----------------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|-------| | INO. | CHARACTERISTICS | 3 TIVIBOL. | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | OINIT | | 128<br>to<br>141 | Input Capacitance | C <sub>IN</sub> | 3012 | 4(h) | $V_{IN}$ (Not Under Test) = 0V $V_{DD} = V_{SS} = 0V$ Note 3 (Pins D/F 1-2-3-4-5-6-7-15-22-23-24-25-26-27) (Pins C 2-3-4-5-6-7-8-18-25-26-28-29-30-31) | - | 8.0 | pF | | 142<br>to<br>153 | Output Capacitance | Соит | 3012 | 4(i) | $V_{IN}$ (Not Under Test) = 0V $V_{DD} = V_{SS} = 0V$ Note 3 (Pins D/F 8-9-10-11-12-13-16-17-18-19-20-21) (Pins C 9-10-11-13-14-15-19-20-21-22-23-24) | - | 8.0 | pF | | 154<br>to<br>155 | Read Pulse Low to<br>Data Bus Low<br>Impedance | TRLQX | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Note 3<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 5.0<br>5.0<br>10 | 1 1 1 | ns | | 156<br>to<br>157 | Write Pulse Low to<br>Data Bus Low<br>Impedance | TWHQX | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Note 3<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 10<br>10<br>15 | ;<br>; | ns | | 158<br>to<br>159 | Read Pulse High to<br>Data Bus High<br>Impedance | TRHQZ | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Note 3<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | - | 20<br>25<br>30 | ns | | 160<br>to<br>161 | Retransmit Set-up<br>Time | TWHRTH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Note 3<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | - | ns | Rev. 'A' PAGE 42 ISSUE 1 TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES, a.c. PARAMETERS (CONT'D) | | TEST TEST CONDITIONS LIMITS | | | | | | | | | | |------------------|---------------------------------------|---------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|------|--|--| | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | LIMITS | | | | | 110. | | | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | UNIT | | | | 162<br>to<br>163 | Reset to Empty Flag<br>Low | TRSLEFL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Note 3<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 40<br>50<br>60 | ns | | | | 164<br>to<br>165 | Read/Write to XO<br>High | TWHXOH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Note 3<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 30<br>40<br>50 | ns | | | | 166<br>to<br>181 | Functional Test 4<br>(Nominal Inputs) | - | 3004 | 3(b) | Verify Truth Table. For Input/Output Conditions and Test Patterns, see Note 4 VDD = 4.5V and 5.5V VSS = 0V | 1 | - | - | | | | 182<br>to<br>183 | Read Cycle Time | TRLRL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 40<br>50<br>65 | 1 1 | ns | | | | 184<br>to<br>185 | Access Time | TRLQV | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | - | 30<br>40<br>50 | ns | | | | 186<br>to<br>187 | Data Set-up Time | TDVWH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 18<br>20<br>30 | 1 1 | ns | | | | 188<br>to<br>189 | Data Hold Time | TWHDX | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 0<br>0<br>5.0 | | ns | | | Rev. 'A' PAGE 43 ISSUE 1 # TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES, a.c. PARAMETERS (CONT'D) | | a.c. TANAMETERS (CONT. B) | | | | | | | | | | |------------------|------------------------------------|--------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|------|--|--| | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | IITS | UNIT | | | | 140. | 0.000 | OTTO | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | ONT | | | | 190<br>to<br>191 | Read Low to Empty<br>Flag Low | TRLEFL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 30<br>30<br>45 | ns | | | | 192<br>to<br>193 | Write High to Empty<br>Flag High | TWHEFH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 1 1 1 | 30<br>35<br>45 | ns | | | | 194<br>to<br>195 | Read High to Full<br>Flag High | TRHFFH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | -<br>- | 30<br>35<br>45 | ns | | | | 196<br>to<br>197 | Write Low to Full<br>Flag Low | TWLFFL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 30<br>35<br>45 | ns | | | | 198<br>to<br>199 | Write Low to Half Full<br>Flag Low | TWLHFL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 5<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 40<br>50<br>60 | ns | | | | 200<br>to<br>201 | Read Recovery Time | TRHRL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 10<br>10<br>15 | 1 1 | ns | | | | 202<br>to<br>203 | Read Pulse Width | TRLRH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | - | ns | | | Rev. 'A' PAGE 44 ISSUE 1 # TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES, a.c. PARAMETERS (CONT'D) | | OLIADA OTEDIOTIOS | CVMADOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | IITS | LINUT | |------------------|------------------------------------|---------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------|----------------|-------|-------| | No. | CHARACTERISTICS | SYMBOL | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | UNIT | | 204<br>to<br>205 | Data Valid from Read<br>Pulse High | TRHQX | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6 | 5.0 | - | ns | | 206<br>to<br>207 | Write Cycle Time | TWLWL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 40<br>50<br>65 | 1 1 | ns | | 208<br>to<br>209 | Write Pulse Width | TWLWH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | 1 1 | ns | | 210<br>to<br>211 | Write Recovery Time | TWHWL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 10<br>10<br>15 | 1 1 1 | ns | | 212<br>to<br>213 | Reset Cycle | TRSLWL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 40<br>50<br>65 | | ns | | 214<br>to<br>215 | Reset Pulse Width | TRSLRSH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | - | ns | | 216<br>to<br>217 | Reset Set-up Time | TWHRSH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | | ns | Rev. 'A' PAGE 45 ISSUE 1 #### TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES, a.c. PARAMETERS (CONT'D) | | a.c. FARAMETERS (CONT D) | | | | | | | | | | |------------------|---------------------------------|----------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|------|--|--| | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | LIMITS | | | | | 1107 | | 01111202 | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | UNIT | | | | 218<br>to<br>219 | Reset Recovery<br>Time | TRSHWL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 10<br>10<br>15 | 1 1 | ns | | | | 220<br>to<br>221 | Retransmit Cycle<br>Time | TRTLWL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 40<br>50<br>65 | | ns | | | | 222<br>to<br>223 | Retransmit Pulse<br>Width | TRTLRTH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | 1 1 1 | ns | | | | 224<br>to<br>225 | Retransmit Recovery<br>Time | TRTHWL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 10<br>10<br>15 | 1 1 1 | ns | | | | 226<br>to<br>227 | Reset to Half Full<br>Flag High | TRSLHFH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | , , | 40<br>50<br>60 | ns | | | | 228<br>to<br>229 | Reset to Full Flag<br>High | TRSLFFH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 40<br>50<br>60 | ns | | | | 230<br>to<br>231 | Read Pulse Width after EF High | TEFHRH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | -<br>- | ns | | | PAGE 46 ISSUE 1 # TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES, a.c. PARAMETERS (CONT'D) | No. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | ITS | UNIT | |------------------|------------------------------------|----------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|-------| | 140. | | 0111100L | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | Olvii | | 232<br>to<br>233 | Read High to Half<br>Flag High | TRHHFH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 40<br>50<br>60 | ns | | 234<br>to<br>235 | Write Pulse Width<br>after FF High | TFFHWH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | | ns | | 236<br>to<br>237 | Read/Write to XO<br>Low | TWLXOL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | | 30<br>40<br>50 | ns | | 238<br>to<br>239 | XI Pulse Width | TXILXIH | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 30<br>40<br>50 | | ns | | 240<br>to<br>241 | XI Recovery Time | TXIHXIL | 3004 | 4(j) | $V_{DD}$ = 4.5V and 5.5V<br>$V_{SS}$ = 0V<br>Notes 4 and 6 | 10 | - | ns | | 242<br>to<br>243 | XI Set-up Time | TXILRL | 3004 | 4(j) | V <sub>DD</sub> = 4.5V and 5.5V<br>V <sub>SS</sub> = 0V<br>Notes 4 and 6<br>Variants 1-2-3<br>Variants 4-5-6<br>Variants 7-8-9 | 10<br>10<br>15 | | ns | PAGE 47 ISSUE 1 #### FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS ## FIGURE 4(a) - INPUT CURRENT LOW LEVEL #### FIGURE 4(b) - INPUT CURRENT HIGH LEVEL #### **NOTES** 1. Each input to be tested separately. #### **NOTES** 1. Each input to be tested separately. #### FIGURE 4(c) - OUTPUT VOLTAGE LOW LEVEL #### FIGURE 4(d) - OUTPUT VOLTAGE HIGH LEVEL #### **NOTES** - 1. See Note 2 to Table 2. - 2. Each output to be tested separately. #### **NOTES** - 1. See Note 2 to Table 2. - 2. Each output to be tested separately. PAGE 48 ISSUE 1 ## FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS (CONTINUED) #### FIGURE 4(e) - INPUT CLAMP VOLTAGE # FIGURE 4(f) - OUTPUT LEAKAGE CURRENT THIRD STATE #### **NOTES** 1. Each input to be tested separately. #### NOTES 1. Each output to be tested separately. #### FIGURE 4(g) - SUPPLY CURRENT #### **NOTES** 1. As per Table 2 or 3. PAGE 49 ISSUE 1 #### FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS (CONTINUED) #### FIGURE 4(h) - INPUT CAPACITANCE #### **NOTES** - 1. Each input to be tested separately. - 2. f = 100kHz to 1MHz. #### FIGURE 4(i) - OUTPUT CAPACITANCE #### NOTES - 1. Each output to be tested separately. - 2. f = 100kHz to 1MHz. PAGE 50 ISSUE 1 #### FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS (CONTINUED) #### FIGURE 4(j) - PROPAGATION DELAY #### **VOLTAGE WAVEFORMS** PAGE 51 ISSUE 1 ## FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS (CONTINUED) ## FIGURE 4(j) - PROPAGATION DELAY (CONTINUED) #### **VOLTAGE WAVEFORMS (CONTINUED)** PAGE 52 ISSUE 1 # TABLE 4 - PARAMETER DRIFT VALUES | No. | CHARACTERISTICS | SYMBOL | SPEC. AND/OR<br>TEST METHOD | TEST CONDITIONS | CHANGE<br>LIMITS<br>(Δ) | UNIT | |------------------|---------------------------------------------------------------|------------------|-----------------------------|-----------------|-------------------------|------| | 41<br>to<br>54 | Input Current<br>Low Level | l <sub>IL</sub> | As per Table 2 | As per Table 2 | ± 100 | nA | | 55<br>to<br>68 | Input Current<br>High Level | Ιн | As per Table 2 | As per Table 2 | ± 100 | nA | | 69<br>to<br>80 | Output Voltage<br>Low Level | V <sub>OL</sub> | As per Table 2 | As per Table 2 | ± 100 | mV | | 81<br>to<br>92 | Output Voltage<br>High Level | V <sub>OH</sub> | As per Table 2 | As per Table 2 | ± 100 | mV | | 107<br>to<br>115 | Output Leakage Current<br>Third State<br>(Low Level Applied) | lozL | As per Table 2 | As per Table 2 | ± 100 | nA | | 116<br>to<br>124 | Output Leakage Current<br>Third State<br>(High Level Applied) | l <sub>OZH</sub> | As per Table 2 | As per Table 2 | ± 100 | nA | | 126 | Supply Current<br>(Standby) | I <sub>DD2</sub> | As per Table 2 | As per Table 2 | ± 150 | μА | | 127 | Supply Current<br>(Power Down) | I <sub>DD3</sub> | As per Table 2 | As per Table 2 | ± 8.0 | μА | PAGE 53 ISSUE 1 ## TABLE 5(a) - CONDITIONS FOR HIGH TEMPERATURE REVERSE BIAS BURN-IN Not applicable. #### TABLE 5(b) - CONDITIONS FOR POWER BURN-IN AND OPERATING LIFE TESTS | No. | CHARACTERISTICS | SYMBOL | CONDITION | UNIT | |-----|-----------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------|------| | 1 | Ambient Temperature | T <sub>amb</sub> | + 125( + 0 - 5) | °C | | 2 | Outputs - (Pins D/F 8-9-10-11-12-13-16-17-18-19-<br>20-21)<br>- (Pins C 9-10-11-13-14-15-19-20-21-22-<br>23-24) | V <sub>OUT</sub> | V <sub>SS</sub> | V | | 3 | Inputs - (Pins D/F 22-23)<br>- (Pins C 25-26) | V <sub>IN</sub> | V <sub>DD</sub> | V | | 4 | Input - (Pin D/F 7)<br>- (Pin C 8) | V <sub>IN</sub> | $V_{\mathrm{SS}}$ | V | | 5 | Input - (Pin D/F 1)<br>- (Pin C 2) | V <sub>IN</sub> | S0<br>(Note 2) | Vac | | 6 | Input - (Pin D/F 15)<br>- (Pin C 18) | V <sub>IN</sub> | S1<br>(Note 2) | Vac | | 7 | Inputs - (Pins D/F 2-4-6-25-27)<br>- (Pins C 3-5-7-29-31) | V <sub>IN</sub> | f0<br>(Note 2) | Vac | | 8 | Inputs - (Pins D/F 3-5-24-26)<br>- (Pins C 4-6-28-30) | V <sub>IN</sub> | f1<br>(Note 2) | Vac | | 9 | Pulse Voltage | $V_{\sf GEN}$ | 0V to V <sub>DD</sub> | Vac | | 10 | Pulse Frequency Square Wave | f0<br>f1 | 275k ± 20%<br>137.5k ± 20%<br>50 ± 15% Duty Cycle | Hz | | 11 | Positive Supply Voltage<br>(Pin D/F 28)<br>(Pin C 32) | V <sub>DD</sub> | 5.0( + 0.5 - 0) | V | | 12 | Negative Supply Voltage<br>(Pin D/F 14)<br>(Pin C 16) | V <sub>SS</sub> | 0 - | V | #### **NOTES** 1. Input Protection Resistor = Output Load Resistor = $1.0k\Omega$ . $T1 = T2 = 3.6 \mu s.$ PAGE 54 ISSUE 1 ## FIGURE 5(a) - ELECTRICAL CIRCUIT FOR HIGH TEMPERATURE REVERSE BIAS BURN-IN Not applicable. ## FIGURE 5(b) - ELECTRICAL CIRCUIT FOR POWER BURN-IN AND OPERATING LIFE TESTS #### **NOTES** 1. Pin numbers in parenthesis are for the chip carrier package. PAGE 55 ISSUE 1 # 4.8 <u>ENVIRONMENTAL AND ENDURANCE TESTS (CHARTS IV AND V OF ESA/SCC GENERIC SPECIFICATION No. 9000)</u> #### 4.8.1 Electrical Measurements on Completion of Environmental Tests The parameters to be measured on completion of environmental tests are scheduled in Table 6. Unless otherwise stated, the measurements shall be performed at $T_{amb}$ = +22 ±3 °C. #### 4.8.2 Electrical Measurements at Intermediate Points during Endurance Tests The parameters to be measured at intermediate points during endurance testing are as scheduled in Table 6 of this specification. Unless otherwise stated, the measurements shall be performed at $T_{amb} = +22 \pm 3$ °C. #### 4.8.3 Electrical Measurements on Completion of Endurance Tests The parameters to be measured on completion of endurance testing are as scheduled in Table 6 of this specification. Unless otherwise stated, the measurements shall be performed at $T_{amb} = +22 \pm 3$ °C. #### 4.8.4 Conditions for Operating Life Tests The requirements for operating life testing are specified in Section 9 of ESA/SCC Generic Specification No. 9000. The conditions for operating life testing shall be as specified in Table 5(b) of this specification. #### 4.8.5 Electrical Circuits for Operating Life Tests Circuits for use in performing the operating life tests are shown in Figure 5(b) of this specification. #### 4.8.6 Conditions for High Temperature Storage Test The requirements for the high temperature storage test are specified in ESA/SCC Generic Specification No. 9000. The temperature to be applied shall be the maximum storage temperature specified in Table 1(b) of this specification. #### 4.9 TOTAL DOSE IRRADIATION TESTING #### 4.9.1 Application If specified in Para. 4.2.1 of this specification, total dose irradiation testing shall be performed in accordance with the requirements of ESA/SCC Basic Specification No. 22900. #### 4.9.2 Bias Conditions Continuous bias shall be applied during irradiation testing as shown in Figure 6 of this specification. #### 4.9.3 Electrical Measurements The parameters to be measured prior to irradiation exposure are scheduled in Table 2 of this specification. Only devices which meet the requirements of Table 2 shall be included in the test sample. The parameters to be measured during and on completion of irradiation testing are scheduled in Table 7 of this specification. PAGE 56 ISSUE 1 # TABLE 6 - ELECTRICAL MEASUREMENTS ON COMPLETION OF ENVIRONMENTAL TESTS AND AT INTERMEDIATE POINTS AND ON COMPLETION OF ENDURANCE TESTING | No. | CHARACTERISTICS | SYMBOL | SPEC. AND/OR | TEST | CHANGE<br>LIMITS | ABSOLUTE<br>LIMITS | | UNIT | |------------------|---------------------------------------------------------------|------------------|----------------|-------------------------------------------------------------------------|------------------|--------------------|-------------------|------| | | | | TEST METHOD | CONDITIONS | (Δ) | MIN | MAX | | | 1<br>to<br>26 | Functional Test 1<br>(Nominal Inputs) | - | As per Table 2 | As per Table 2 | - | - | - | - | | 27<br>to<br>38 | Functional Test 2<br>(Worst Case Inputs) | - | As per Table 2 | As per Table 2 | - | <b>.</b> | - | - | | 39<br>to<br>40 | Functional Test 3<br>(Worst Case<br>Outputs) | - | As per Table 2 | As per Table 2 | - | - | <u>-</u> | - | | 41<br>to<br>54 | Input Current<br>Low Level | կլ | As per Table 2 | As per Table 2 | ± 0.1 | - | - 1.0 | μA | | 55<br>to<br>68 | Input Current<br>High Level | I <sub>IH</sub> | As per Table 2 | As per Table 2 | ± 0.1 | - | 1.0 | μA | | 69<br>to<br>80 | Output Voltage<br>Low Level | V <sub>OL</sub> | As per Table 2 | As per Table 2 | ± 0.1 | - | 0.4 | ٧ | | 81<br>to<br>92 | Output Voltage<br>High Level | V <sub>OH</sub> | As per Table 2 | As per Table 2 | ± 0.1 | 2.4 | 1 | V | | 93<br>to<br>106 | Input Clamp Voltage<br>(to V <sub>SS</sub> ) | V <sub>IC</sub> | As per Table 2 | As per Table 2 | - | - 0.1 | -1.9 | V | | 107<br>to<br>115 | Output Leakage<br>Current Third State<br>(Low Level Applied) | lozL | As per Table 2 | As per Table 2 | ±0.1 | - | -1.0 | μА | | 116<br>to<br>124 | Output Leakage<br>Current Third State<br>(High Level Applied) | l <sub>OZH</sub> | As per Table 2 | As per Table 2 | ±0.1 | 1 | 1.0 | μA | | 125 | Supply Current<br>(Operating) | l <sub>DD1</sub> | As per Table 2 | As per Table 2<br>Variants 1 to 3<br>Variants 4 to 6<br>Variants 7 to 9 | -<br>-<br>- | - | 140<br>120<br>100 | mA | | 126 | Supply Current<br>(Standby) | l <sub>DD2</sub> | As per Table 2 | As per Table 2 | ± 0.15 | - | 1.5 | mA | | 127 | Supply Current<br>(Power Down) | l <sub>DD3</sub> | As per Table 2 | As per Table 2 | ±8.0 | - | 80 | μА | Rev. 'B' PAGE 57 ISSUE 1 # TABLE 6 - ELECTRICAL MEASUREMENTS ON COMPLETION OF ENVIRONMENTAL TESTS AND AT INTERMEDIATE POINTS AND ON COMPLETION OF ENDURANCE TESTING (CONT'D) | No. | CHARACTERISTICS | SYMBOL | SPEC. AND/OR | TEST | ABSOLUTE<br>LIMITS | | UNIT | |------------------|---------------------------------------|--------|----------------|-------------------------------------------------------------------------|--------------------|----------------|------| | | | | TEST METHOD | CONDITIONS | MIN | MAX | | | 166<br>to<br>181 | Functional Test 4<br>(Nominal Inputs) | - | As per Table 2 | As per Table 2 | - | • | - | | 182<br>to<br>183 | Read Cycle Time | TRLRL | As per Table 2 | As per Table 2<br>Variants 1 to 3<br>Variants 4 to 6<br>Variants 7 to 9 | 40<br>50<br>65 | -<br>-<br>- | ns | | 184<br>to<br>185 | Access Time | TRLQV | As per Table 2 | As per Table 2<br>Variants 1 to 3<br>Variants 4 to 6<br>Variants 7 to 9 | 1 1 1 | 30<br>40<br>50 | ns | | 186<br>to<br>187 | Data Set-up Time | TDVWH | As per Table 2 | As per Table 2<br>Variants 1 to 3<br>Variants 4 to 6<br>Variants 7 to 9 | 18<br>20<br>30 | | ns | | 188<br>to<br>189 | Data Hold Time | TWHDX | As per Table 2 | As per Table 2<br>Variants 1 to 3<br>Variants 4 to 6<br>Variants 7 to 9 | 0<br>0<br>5.0 | -<br>-<br>- | ns | | 190<br>to<br>191 | Read Low to Empty<br>Flag Low | TRLEFL | As per Table 2 | As per Table 2<br>Variants 1 to 3<br>Variants 4 to 6<br>Variants 7 to 9 | | 30<br>30<br>45 | ns | | 192<br>to<br>193 | Write High to Empty<br>Flag High | TWHEFH | As per Table 2 | As per Table 2<br>Variants 1 to 3<br>Variants 4 to 6<br>Variants 7 to 9 | | 30<br>35<br>45 | ns | | 194<br>to<br>195 | Read High to Full<br>Flag High | TRHFFH | As per Table 2 | As per Table 2<br>Variants 1 to 3<br>Variants 4 to 6<br>Variants 7 to 9 | | 30<br>35<br>45 | ns | | 196<br>to<br>197 | Write Low to Full<br>Flag Low | TWLFFL | As per Table 2 | As per Table 2<br>Variants 1 to 3<br>Variants 4 to 6<br>Variants 7 to 9 | | 30<br>35<br>45 | ns | | 198<br>to<br>199 | Write Low to Half<br>Full Flag Low | TWLHFL | As per Table 2 | As per Table 2<br>Variants 1 to 3<br>Variants 4 to 6<br>Variants 7 to 9 | <u>-</u><br>- | 40<br>50<br>60 | ns | PAGE 58 ISSUE 1 ## FIGURE 6 - BIAS CONDITIONS FOR IRRADIATION TESTING ## **NOTES** - 1. Input Protection Resistor = $1.0k\Omega$ . - 2. Pin numbers in parenthesis are for the chip carrier package. PAGE 59 ISSUE 1 # TABLE 7 - ELECTRICAL MEASUREMENTS DURING AND ON COMPLETION OF IRRADIATION TESTING | No. | CHARACTERISTICS | SYMBOL | SPEC. AND/OR<br>TEST METHOD | TEST<br>CONDITIONS | ABSOLUTE LIMITS | | 1 18 117 | |------------------|---------------------------------------------------------------|------------------|-----------------------------|--------------------|-----------------|-------|----------| | | | | | | MIN | MAX | UNIT | | 1<br>to<br>26 | Functional Test 1<br>(Nominal Inputs) | - | As per Table 2 | As per Table 2 | 1 | - | - | | 41<br>to<br>54 | Input Current<br>Low Level | I <sub>IL</sub> | As per Table 2 | As per Table 2 | - | - 5.0 | μА | | 55<br>to<br>68 | Input Current<br>High Level | lΉ | As per Table 2 | As per Table 2 | - | 5.0 | μА | | 69<br>to<br>80 | Output Voltage<br>Low Level | V <sub>OL</sub> | As per Table 2 | As per Table 2 | • | 0.4 | V | | 81<br>to<br>92 | Output Voltage<br>High Level | V <sub>OH</sub> | As per Table 2 | As per Table 2 | 2.4 | - | V | | 107<br>to<br>115 | Output Leakage<br>Current Third State<br>(Low Level Applied) | l <sub>OZL</sub> | As per Table 2 | As per Table 2 | - | -5.0 | μА | | 116<br>to<br>124 | Output Leakage<br>Current Third State<br>(High Level Applied) | lоzн | As per Table 2 | As per Table 2 | | 5.0 | μА | | 127 | Supply Current<br>(Power Down) | I <sub>DD3</sub> | As per Table 2 | As per Table 2 | - | 5.0 | mA | PAGE 60 ISSUE 1 ## **APPENDIX 'A'** Page 1 of 7 #### AGREED DEVIATIONS FOR MATRA-MHS (F) | ITEMS AFFECTED | DESCRIPTION OF DEVIATIONS | | | | | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Para. 4.2.2 | Para. 9.9.3, "Electrical Measurements at Room Temperature". May be performed at High Temperature. | | | | | | Para. 4.2.4 and 4.2.5 | Para. 9.9.4, "Electrical Measurements at Room Temperature".<br>May be performed in accordance with Table 2, but Parameter Drift Values must be calculated in accordance with Table 6 of this specification | | | | | The following test patterns may be used:- #### 1. ICCACT Pattern ## 2. FLAG TEST March pattern with control of flags. PAGE 61 ISSUE 1 ## **APPENDIX 'A'** Page 2 of 7 ## 3. <u>WRT-RD 000</u> <u>WRT-RD 1FF</u> MEMORY SIZE = 1024 DATA = 000 or 1FF I MAX = 1023 PAGE 62 ISSUE 1 #### **APPENDIX 'A'** Page 3 of 7 4. MARCH-000 MARCH-155 MARCH-1FF MEMORY SIZE = 1024 DATA = 000 or 155 or 1FF I MAX = 1023 PAGE 63 ISSUE 1 #### **APPENDIX 'A'** Page 4 of 7 5. <u>FIFO-000</u> <u>FIFO-155</u> <u>FIFO-1FF</u> MEMORY SIZE = 1024 DATA = 000 or 155 or 1FF I MAX = 1023 PAGE 64 ISSUE 1 ## **APPENDIX 'A'** Page 5 of 7 ## 6. ADDRESS MEMORY SIZE = 1024 I MAX = 1023 Rev. 'A' PAGE 65 ISSUE 1 ## APPENDIX 'A' Page 6 of 7 #### 7. CKBD-000 CKBD-1FF MEMORY SIZE = 1024 DATA = 000 or 1FF I MAX = 1023 PAGE 66 ISSUE 1 ## **APPENDIX 'A'** Page 7 of 7 #### 8. XI PATTERN ALGORITHM