# european space agency agence spatiale européenne Pages 1 to 42 # INTEGRATED CIRCUITS, SILICON MONOLITHIC, HCMOS 8-INPUT NAND GATES, BASED ON TYPE 54HC30 ESA/SCC Detail Specification No. 9201/110 # space components coordination group | issue/Rev. | Date | Approved by | | |--------------|---------------|---------------|------------------------------------| | | | SCCG Chairman | ESA Director General or his Deputy | | Issue 1 | January 1992 | Tonomen's | | | Revision 'A' | April 1994 | | I. Leel | | Revision 'B' | August 2001 | 71.180 | Agen | | Revision 'C' | February 2002 | 77.780 | Agon | Rev. 'C' PAGE 2 ISSUE 1 #### **DOCUMENTATION CHANGE NOTICE** | *************************************** | DOCOMENTATION CHANGE NOTICE | | | | | | |-----------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Rev.<br>Letter | Rev.<br>Date | CHANGE<br>Reference Item | Approved DCR No. | | | | | 'A' | Apr. '94 | P1. Cover Page P2. DCN P6. Table 1(a) : Lead Material and/or Finish amended. P8. Figure 2(b) : Drawing altered. : Dimension F (Max) amended. P13. Notes : Note 13 added. P18. Para. 4.4.2 : Lead Finish, Types amended. P27. Table 3 : Nos. 34 to 41, Max. Limit amended. : Nos. 42 to 49, Max. Limit amended. | None<br>None<br>221050<br>23541<br>23541<br>23541<br>221050<br>23591<br>23591 | | | | | 'B' | Aug. '01 | P1. Cover page P2. DCN P4. T of C : Appendix 'B', Manufacturer change. P5. Para. 1.3 : New sentence added. P6. Table 1(a) : New variants 10 and 11 added. P7. Figure 2(a) : Side Elevation corrected. : Dimension 'C' amended. P9. Figure 2(c) : In the drawing, Pin No. 20 location corrected. P13. Notes to Figures : Title amended to read 2(a) to 2(g). : Note 9 text amended to include SO. P13A. Figure 2(g) : New Figure added. P14. Figure 3(a) : Titles amended to include SO. Text amended to include SO. Text amended to include SO. P18. Para. 4.3.2 : Text amended to include SO. Para. 4.4.2 : New sentence inserted after 'No. 23500'. Para. 4.5.2 : Text amended to include SO packages. P42. Appendix 'B' : Manufacturer reference changed. : New deviations added. | None<br>None<br>221603<br>221566<br>221566<br>221566<br>221566<br>221566<br>221566<br>221566<br>221566<br>221566<br>221566<br>221566<br>221566<br>221566<br>221566<br>221566<br>221566 | | | | | 'C' | Feb. '02 | P1. Cover page P2. DCN P18. Para. 4.5.2 : Text amended to include SO packages. | None<br>None<br>23947 | | | | PAGE 3 ISSUE 1 ## TABLE OF CONTENTS | 1. | GENERAL | ` | Page<br>5 | |-------------------|-----------------------------------------------------------------------|---|-------------| | 1.1<br>1.2<br>1.3 | Scope Component Type Variants Maximum Ratings | | 5<br>5<br>5 | | 1.4 | Parameter Derating Information | | 5 | | 1.5 | Physical Dimensions | | 5 | | 1.6 | Pin Assignment | | 5 | | 1.7 | Truth Table | | 5 | | 1.8 | Circuit Schematic | | 5 | | 1.9 | Functional Diagram | | 5 | | 1.10 | Handling Precautions | | 5 | | 1.11 | Input and Output Protection Networks | | 5 | | 2. | APPLICABLE DOCUMENTS | | 17 | | 3. | TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS | | 17 | | 4. | REQUIREMENTS | | 17 | | 4.1 | General | | 17 | | 4.2 | Deviations from Generic Specification | | 17 | | 4.2.1 | Deviations from Special In-process Controls | | 17 | | 4.2.2 | Deviations from Final Production Tests | | 17 | | 4.2.3 | Deviations from Burn-in Tests | | 17 | | 4.2.4 | Deviations from Qualification Tests | | 17 | | 4.2.5 | Deviations from Lot Acceptance Tests | | 18 | | 4.3 | Mechanical Requirements | | 18 | | 4.3.1 | Dimension Check | | 18 | | 4.3.2<br>4.4 | Weight Materials and Finishes | | 18 | | 4.4.1 | Materials and Finishes Case | | 18 | | 4.4.2 | Lead Material and Finish | | 18 | | 4.5 | Marking | | 18<br>18 | | 4.5.1 | General | | 18 | | 4.5.2 | Lead Identification | | 18 | | 4.5.3 | The SCC Component Number | | 19 | | 4.5.4 | Traceability Information | | 19 | | 4.6 | Electrical Measurements | | 19 | | 4.6.1 | Electrical Measurements at Room Temperature | | 19 | | 4.6.2 | Electrical Measurements at High and Low Temperatures | | 19 | | 4.6.3 | Circuits for Electrical Measurements | | 19 | | 4.7 | Burn-in Tests | | 19 | | 4.7.1 | Parameter Drift Values | | 19 | | 4.7.2 | Conditions for H.T.R.B. and Power Burn-in | | 19 | | 4.7.3 | Electrical Circuits for H.T.R.B. and Power Burn-in | | 19 | | 4.8 | Environmental and Endurance Tests | | 37 | | 4.8.1 | Electrical Measurements on Completion of Environmental Tests | | 37 | | 4.8.2 | Electrical Measurements at Intermediate Points during Endurance Tests | | 37 | | 4.8.3 | Electrical Measurements on Completion of Endurance Tests | • | 37 | | 4.8.4 | Conditions for Operating Life Tests | | 37 | | 4.8.5 | Electrical Circuits for Operating Life Tests | | 37 | | 4.8.6 | Conditions for High Temperature Storage Test | | 37 | Rev. 'B' PAGE 4 ISSUE 1 | 4.9<br>4.9.1<br>4.9.2<br>4.9.3 | Total Dose Irradiation Testing Application Bias Conditions Electrical Measurements | Page<br>37<br>37<br>37<br>37 | |----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | TABLE | <u>s</u> | | | 1(a)<br>1(b)<br>2<br>3<br>4<br>5(a)<br>5(b)<br>5(c)<br>6 | Type Variants Maximum Ratings Electrical Measurements at Room Temperature - d.c. Parameters Electrical Measurements at Room Temperature - a.c. Parameters Electrical Measurements at High and Low Temperatures Parameter Drift Values Conditions for Burn-in High Temperature Reverse Bias, N-Channels Conditions for Burn-in High Temperature Reverse Bias, P-Channels Conditions for Power Burn-in and Operating Life Test Electrical Measurements on Completion of Environmental Tests and at Intermediate Points and on Completion of Irradiation Testing Electrical Measurements During and on Completion of Irradiation Testing | 6<br>20<br>24<br>25<br>32<br>33<br>33<br>34<br>38 | | FIGURE | | | | 1<br>2<br>3(a)<br>3(b)<br>3(c)<br>3(d)<br>3(e)<br>4<br>5(a)<br>5(b)<br>5(c)<br>6 | Not applicable Physical Dimensions Pin Assignment Truth Table Circuit Schematic Functional Diagram Input and Output Protection Networks Circuits for Electrical Measurements Electrical Circuit for Burn-in High Temperature Reverse Bias, N-Channels Electrical Circuit for Burn-in High Temperature Reverse Bias, P-Channels Electrical Circuit for Power Burn-in and Operating Life Test Bias Conditions for Irradiation Testing DICES (Applicable to specific Manufacturers only) | 7<br>14<br>14<br>15<br>15<br>16<br>28<br>35<br>35<br>36<br>39 | | 'A'<br>'B' | AGREED DEVIATIONS FOR TEXAS INSTRUMENTS (F) AGREED DEVIATIONS FOR STMICROELECTRONICS (F) | 41<br>42 | Rev. 'B' PAGE 5 ISSUE 1 #### 1. GENERAL #### 1.1 SCOPE This specification details the ratings, physical and electrical characteristics, test and inspection data for a silicon, monolithic, high speed CMOS 8-Input NAND Gate, having fully buffered outputs, based on Type 54HC30. It shall be read in conjunction with ESA/SCC Generic Specification No. 9000, the requirements of which are supplemented herein. #### 1.2 COMPONENT TYPE VARIANTS Variants of the basic type integrated circuits specified herein, which are also covered by this specification, are given in Table 1(a). #### 1.3 MAXIMUM RATINGS The maximum ratings, which shall not be exceeded at any time during use or storage, applicable to the integrated circuits specified herein, are as scheduled in Table 1(b). Maximum ratings shall only be exceeded during testing to the extent specified in this specification and when stipulated in Test Methods and Procedures of the applicable ESA/SCC Generic Specification. #### 1.4 PARAMETER DERATING INFORMATION (FIGURE 1) Not applicable. #### 1.5 PHYSICAL DIMENSIONS As per Figure 2. #### 1.6 PIN ASSIGNMENT As per Figure 3(a). #### 1.7 TRUTH TABLE As per Figure 3(b). #### 1.8 <u>CIRCUIT SCHEMATIC</u> As per Figure 3(c). #### 1.9 FUNCTIONAL DIAGRAM As per Figure 3(d). #### 1.10 HANDLING PRECAUTIONS These devices are susceptible to damage by electrostatic discharge. Therefore, suitable precautions shall be employed for protection during all phases of manufacture, testing, packaging, shipment and any handling. These components are Categorised as Class 2 with a Minimum Critical Path Failure Voltage of 2500 Volts. #### 1.11 INPUT AND OUTPUT PROTECTION NETWORKS Protection networks shall be incorporated into each input and output as shown in Figure 3(e). Rev. 'B' PAGE 6 ISSUE 1 #### TABLE 1(a) - TYPE VARIANTS | VARIANT | CASE | FIGURE | LEAD MATERIAL<br>AND/OR FINISH | |---------|--------------|--------|--------------------------------| | 01 | FLAT | 2(a) | G2 or G8 | | 02 | FLAT | 2(a) | G4 | | 03 | D.I.L. | 2(b) | G2 or G8 | | 04 | D.I.L. | 2(b) | G4 | | 05 | CHIP CARRIER | 2(c) | 2 | | 06 | FLAT | 2(d) | G4 | | 07 | D.I.L. | 2(e) | G4 | | 08 | CHIP CARRIER | 2(f) | 7 | | 09 | CHIP CARRIER | 2(f) | 4 | | 10 | SO CERAMIC | 2(g) | G2 | | 11 | SO CERAMIC | 2(g) | G4 | #### TABLE 1(b) - MAXIMUM RATINGS | NO. | CHARACTERISTICS | SYMBOL | MAXIMUM RATINGS | UNITS | REMARKS | |-----|----------------------------------------------------|------------------|-------------------------------|-------|----------------------------------------| | 1 | Supply Voltage | V <sub>DD</sub> | -0.5 to +7.0 | V | Note 1 | | 2 | Input Voltage | V <sub>IN</sub> | -0.5 to V <sub>DD</sub> + 0.5 | V | Notes 1, 2 | | 3 | Output Voltage | V <sub>OUT</sub> | -0.5 to V <sub>DD</sub> +0.5 | V | Notes 1, 3 | | 4 | Device Dissipation (Continuous) | P <sub>D</sub> | 300 | mW | Note 4 | | 5 | Supply Current | IDDop | 50 | mA | ************************************** | | 6 | Operating Temperature<br>Range | T <sub>op</sub> | -55 to +125 | °C | T <sub>amb</sub> | | 7 | Storage Temperature<br>Range | T <sub>stg</sub> | -65 to +150 | °C | | | 8 | Soldering Temperature<br>For FP and DIP<br>For CCP | T <sub>sol</sub> | + 265<br>+ 245 | °C | Note 5<br>Note 6 | #### NOTES - 1. Device is functional for $2.0V \le V_{DD} \le 6.0V$ . - 2. Input current limited to $l_{IC} = \pm 20$ mA. - 3. Output current limited to $I_{OUT} = \pm 25 mA$ . - 4. The maximum device dissipation is determined by I<sub>DDop</sub> max. (50mA) x 6.0V. - 5. Duration 10 seconds maximum at a distance of not less than 1.5mm from the device body and the same lead shall not be resoldered until 3 minutes have elapsed. - 6. Duration 5 seconds maximum and the same terminal shall not be resoldered until 3 minutes have elapsed. #### FIGURE 1 - PARAMETER DERATING INFORMATION Not applicable. Rev. 'B' PAGE 7 ISSUE #### FIGURE 2 - PHYSICAL DIMENSIONS FIGURE 2(a) - FLAT PACKAGE, 14-PIN | SYMBOL | MILLIM | MILLIMETRES | | |--------|--------|-------------|-----------------------------------------| | OTMBOL | MIN | MAX | NOTES | | Α | 6.75 | 7.06 | *************************************** | | В | 9.76 | 10.14 | | | С | 1.49 | 1.95 | | | D | 0.10 | 0.15 | 8 | | E | 7.50 | 7.75 | | | F | 1.27 | TYPICAL | 5, 9 | | G | 0.38 | 0.48 | 8 | | н | 6.0 | ~ | 8 | | L | 18.75 | 22.0 | | | М | 0.33 | 0.43 | , | | N | 4.31 | TYPICAL | | Rev. 'A' PAGE 8 ISSUE 1 #### FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED) #### FIGURE 2(b) - DUAL-IN-LINE PACKAGE, 14-PIN | SYMBOL | MILLIMETRES | | NOTES | |----------|-------------|--------|-----------------------------------------| | 07,01502 | MIN | MAX | NOTES | | A | 2.10 | 2.54 | *************************************** | | a1 | 3.0 | 3.70 | | | a2 | 0.63 | 1.14 | 3 | | В | 1.82 | 2.23 | | | b | 0.40 | 0.50 | 8 | | b1 | 0.20 | 0.30 | 8 | | D | 18.79 | 19.20 | | | E | 7.36 | 7.87 | | | е | 2.54 T | /PICAL | 6, 9 | | e1 | 15.11 | 15.37 | | | e2 | 7.62 | 8.12 | | | F | 7.11 | 7.75 | | | ] | ~ | 3.70 | | | K | 10.90 | 12.10 | | | $\ell$ | 1.27 T | 1 | 8 ' | Rev. 'B' PAGE 9 ISSUE 1 # FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED) #### FIGURE 2(c) - CHIP CARRIER - 20-TERMINAL | DIMENSIONS | MILLIMETRES | | NOTES | |-------------------|-------------|---------|-----------------------------------------| | | MIN | MAX | 140150 | | A | 1.14 | 1.95 | *************************************** | | A1 | 1.63 | 2.36 | | | B | 0.55 | 0.72 | 3 | | C | 1.06 | 1.47 | 3 | | C <sub>1</sub> | 1.91 | 2.41 | | | D D | 8.67 | 9.09 | | | D1 | 7.21 | 7.52 | | | d, d1 | 1.27 | TYPICAL | 4 | | d2 | 7.62 | TYPICAL | | | E | 8.67 | 9.09 | | | E1 | 7.21 | 7.52 | . 8 | | e, e1 | 1.27 | TYPICAL | 4 | | e2 | 7.62 | TYPICAL | | | f, g | ۰.<br> | 0.76 | | | h, h1 | 1.01 | TYPICAL | 6 | | J, J <sup>1</sup> | 0.51 | TYPICAL | 5 | PAGE 10 ISSUE 1 # FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED) #### FIGURE 2(d) - FLAT PACKAGE, 14-PIN | SYMBOL | MILLIMETRES | | NOTEC | |-----------|-------------|--------|-----------------------------------------| | 3 TIVIDOL | MIN | MAX | NOTES | | A | 1.27 | 2.03 | *************************************** | | b | 0.38 | 0.56 | 8 | | C | 0.08 | 0.23 | 8 | | D | 8.56 | 8.89 | 4 | | E | 5.97 | 6.73 | | | E1 | 7.00 T | /PICAL | 4 | | e | 1.27 T | /PICAL | 5, 9 | | L | 6.86 | 8.0 | 8 | | L1 | 21.34 | 21.84 | | | Q | 0.51 | 1.02 | 2 | | S | 0.25 | 0.64 | 7 | PAGE 11 ISSUE 1 #### FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED) #### FIGURE 2(e) - DUAL-IN-LINE PACKAGE, 14-PIN | SYMBOL | MILLIMETRES | | | |---------|-------------|--------|-------| | STWIBOL | MIN | MAX | NOTES | | А | 4 | 5.08 | | | b | 0.38 | 0.66 | 8 | | b1 | - | 1.78 | 8 | | С | 0.20 | 0.44 | 8 | | D | 19.18 | 19.94 | 4 | | E | 6.22 | 7.62 | 4 | | E1 | 7.37 | 8.13 | | | е | 2.54 TY | PICAL | 6, 9 | | F | 1.27 T | YPICAL | | | H | 0.76 | ^ | 8 | | L | 3.30 | 5.08 | 8 | | Q | 0.51 | - | 3 , | | S | 1.78 | 2.54 | 7 | | α | 0° | 15° | 10 | NOTES: See Page 13. Note 1 PAGE 12 ISSUE 1 #### FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED) ## FIGURE 2(f) - SQUARE CHIP CARRIER PACKAGE (3 LAYER BASE), 20-TERMINAL | SYMBOL | MILLIMETRES | | NOTES | |----------|--------------|------|-------| | 01171000 | MIN | MAX | | | A | 8.69 | 9.09 | | | В | 7.80 | 9.09 | | | С | 0.25 | 0.51 | 11 | | D | 0.89 | 1.14 | 12 | | Е | 1.14 | 1.40 | 8 | | F | 0.56 | 0.71 | 8 | | G | 1.27 TYPICAL | | 5, 9 | | Н | 1.63 | 2.54 | , | Rev. 'B' PAGE 13 ISSUE 1 #### FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED) #### NOTES TO FIGURES 2(a) TO 2(g) INCLUSIVE - 1. Index area: a notch, letter or dot shall be located adjacent to Pin 1 and shall be within the shaded area shown. For chip carrier packages the index shall be as defined in Figures 2(c) and 2(f). - 2. Dimension Q shall be measured at the point of exit of the lead from the body. - 3. The dimension shall be measured from the seating plane to the base plane. - 4. The dimension allows for off-centre lids, meniscus and glass overrun. - 5. The true position pin or terminal spacing is 1.27mm between centrelines. Each pin or terminal centreline shall be located within ±0.13mm of it's true longitudinal position relative to Pin 1 and the highest pin number. - 6. The true position pin spacing is 2.54mm between centrelines. Each pin centreline shall be located within $\pm 0.25$ mm of it's true longitudinal position relative to Pin 1 and the highest pin number. - 7. Applies to all 4 corners. - 8. All leads or terminals. - 9. 12 spaces for flat, SO and dual-in-line packages.16 spaces for chip carrier packages. - 10. Lead centreline when $\alpha$ is 0°. - 11. Index corner only 2 dimensions. - 12. 3 non-index corners 6 dimensions. - 13. For all pins, either pin shape may be supplied. Rev. 'B' PAGE 13A ISSUE 1 #### FIGURE 2 - PHYSICAL DIMENSIONS (CONTINUED) # FIGURE 2(g) - SMALL OUTLINE CERAMIC PACKAGE, 14-PIN | 900000000000000000000000000000000000000 | *************************************** | *************************************** | | | | | | | | |-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|--|--|--|--|--|--| | SYMBOL | MILLIM | MILLIMETRES | | | | | | | | | O TWIDOL | MIN. | MAX. | NOTES | | | | | | | | A | 6.75 | 7.06 | *************************************** | | | | | | | | В | 9.76 | 10.14 | ****************************** | | | | | | | | С | 1.49 | 1.95 | *************************************** | | | | | | | | D | 0.102 | 0.152 | 8 | | | | | | | | E | 7.50 | 7.75 | *************************************** | | | | | | | | F | 1.27 TY | PICAL | 5, 9 | | | | | | | | G | 0.38 | 0.48 | 8 | | | | | | | | Н | 0.60 | 0.90 | 8 | | | | | | | | K | 9.00 TY | PICAL | | | | | | | | | L | 10 | 10.65 | | | | | | | | | M | 0.33 | 0.43 | | | | | | | | | L N | 4.31 TY | PICAL | | | | | | | | Rev. 'B' PAGE 14 ISSUE 1 #### FIGURE 3(a) - PIN ASSIGNMENT #### **DUAL-IN-LINE, SO AND FLAT PACKAGE** #### **CHIP CARRIER PACKAGE** ## FLAT PACKAGE, SO AND DUAL-IN-LINE TO CHIP CARRIER PIN ASSIGNMENT FLAT PACKAGE, SO AND **DUAL-IN-LINE PIN OUTS** 2 1 3 7 8 9 10 11 12 13 14 CHIP CARRIER PIN OUTS 2 3 8 10 12 13 14 16 18 19 20 #### FIGURE 3(b) - TRUTH TABLE NOTES 1. Logic Level Definitions: L = Low Level, H = High Level. PAGE 15 ISSUE 1 #### FIGURE 3(c) - CIRCUIT SCHEMATIC Not applicable. #### FIGURE 3(d) - FUNCTIONAL DIAGRAM #### **NOTES** 1. Pin numbers shown are for DIP and FP. PAGE 16 ISSUE 1 #### FIGURE 3(e) - INPUT AND OUTPUT PROTECTION NETWORKS #### **INPUT PROTECTION** #### **OUTPUT PROTECTION** #### VARIANTS 01 TO 05 #### **INPUT PROTECTION** #### **OUTPUT PROTECTION** VARIANTS 06 TO 09 PAGE 17 ISSUE 1 #### 2. <u>APPLICABLE DOCUMENTS</u> The following documents form part of this specification and shall be read in conjunction with it:- - (a) ESA/SCC Generic Specification No. 9000 for Integrated Circuits. - (b) MIL-STD-883, Test Methods and Procedures for Micro-electronics. #### 3. TERMS, DEFINITIONS, ABBREVIATIONS, SYMBOLS AND UNITS For the purpose of this specification, the terms, definitions, abbreviations, symbols and units specified in ESA/SCC Basic Specification No. 21300 shall apply. In addition, the following symbols are used: V<sub>IC</sub> = Input Clamp Voltage. I<sub>IC</sub> = Input Clamp Diode Current. #### 4. <u>REQUIREMENTS</u> #### 4.1 GENERAL The complete requirements for procurement of the integrated circuits specified herein are stated in this specification and ESA/SCC Generic Specification No. 9000 for Integrated Circuits. Deviations from the Generic Specification, applicable to this specification only, are listed in Para. 4.2. Deviations from the applicable Generic Specification and this Detail Specification, formally agreed with specific Manufacturers on the basis that the alternative requirements are equivalent to the ESA/SCC requirements and do not affect the components' reliability, are listed in the appendices attached to this specification. #### 4.2 <u>DEVIATIONS FROM GENERIC SPECIFICATION</u> #### 4.2.1 <u>Deviations from Special In-process Controls</u> - (a) Para. 5.2.2, Total Dose Irradiation Testing: Shall be performed during irradiation qualification and maintenance of qualification. - (b) Para. 5.2.2, Total Dose Irradiation Testing: Shall be performed during procurement on an irradiation lot acceptance basis at the total dose irradiation level specified in the Purchase Order. #### 4.2.2 <u>Deviations from Final Production Tests</u> (Chart II) None. #### 4.2.3 Deviations from Burn-in Tests (Chart III) None. #### 4.2.4 <u>Deviations from Qualification Tests</u> (Chart IV) None. Rev. 'C' PAGE 18 ISSUE 1 #### 4.2.5 Deviations from Lot Acceptance Tests (Chart V) None. #### 4.3 MECHANICAL REQUIREMENTS #### 4.3.1 <u>Dimension Check</u> The dimensions of the integrated circuits specified herein shall be checked. They shall conform to those shown in Figure 2. #### 4.3.2 Weight The maximum weight of the integrated circuits specified herein shall be 2.2 grammes for the dual-in-line package, 0.7 grammes for the flat and SO packages and 0.6 grammes for the chip carrier package. #### 4.4 MATERIALS AND FINISHES The materials shall be as specified herein. Where a definite material is not specified, a material which will enable the integrated circuits specified herein to meet the performance requirements of this specification shall be used. Acceptance or approval of any constituent material does not guarantee acceptance of the finished product. #### 4.4.1 <u>Case</u> The case shall be hermetically sealed and have a metal body with hard glass seals or a ceramic body and the lids shall be welded, brazed, preform-soldered or glass frit sealed. #### 4.4.2 Lead Material and Finish For dual-in-line and flat packages, the material shall be Type 'G' with either Type '4' or Type '2 or 8' finish in accordance with the requirements of ESA/SCC Basic Specification No. 23500. For chip carrier packages the finish shall be Type '2', Type '4' or Type '7' in accordance with the requirements of ESA/SCC Basic Specification No. 23500. For SO ceramic packages, the material shall be Type 'G' with either Type '2' or Type '4' finish in accordance with the requirements of ESA/SCC Basic Specification No. 23500. (See Table 1(a) for Type Variants). #### 4.5 MARKING #### 4.5.1 General The marking of all components delivered to this specification shall be in accordance with the requirements of ESA/SCC Basic Specification No. 21700. Each component shall be marked in respect of:- - (a) Lead Identification. - (b) The SCC Component Number. - (c) Traceability Information. #### 4.5.2 Lead Identification For dual-in-line, flat and SO packages an index shall be located at the top of the package in the position defined in Note 1 to Figure 2 or, alternatively, a tab may be used to identify Pin No. 1. The pin numbering must be read with the index or tab on the left-hand side. For chip carrier packages, the index shall be as defined by Figures 2(c) and 2(f). PAGE 19 ISSUE 1 #### 4.5.3 The SCC Component Number Each component shall bear the SCC Component Number which shall be constituted and marked as follows: | <u>920111</u> | <u> </u> | . ᅜ | Ŀ | |----------------------------------------------|-----------------------------------------|-----|---| | | | T | | | Detail Specification Number | | | ١ | | Type Variant (see Table 1(a)) | | | | | Testing Level (B or C, as applicable) | | | | | Total Dose Irradiation Level (if applicable) | *************************************** | | | The Total Dose Irradiation Level designation shall be added for those devices for which a sample has been successfully tested to the level in question. For these devices, a code letter shall be added in accordance with the requirements of ESA/SCC Basic Specification No. 22900. #### 4.5.4 <u>Traceability Information</u> Each component shall be marked in respect of traceability information in accordance with the requirements of ESA/SCC Basic Specification No. 21700. #### 4.6 <u>ELECTRICAL MEASUREMENTS</u> #### 4.6.1 <u>Electrical Measurements at Room Temperature</u> The parameters to be measured in respect of electrical characteristics are scheduled in Table 2. Unless otherwise specified, the measurements shall be performed at $T_{amb} = +22 \pm 3$ °C. #### 4.6.2 <u>Electrical Measurements at High and Low Temperatures</u> The parameters to be measured at high and low temperatures are scheduled in Table 3. The measurements shall be performed at $T_{amb} = +125 (+0.5)$ °C and -55 (+5.0) °C respectively. #### 4.6.3 <u>Circuits for Electrical Measurements</u> Circuits and test sequences for use in performing electrical measurements listed in Tables 2 and 3 of this specification are shown in Figure 4. #### 4.7 BURN-IN TESTS #### 4.7.1 Parameter Drift Values The parameter drift values applicable to H.T.R.B. and Power Burn-in are specified in Table 4 of this specification. Unless otherwise stated, measurements shall be performed at $T_{amb} = +22\pm3$ °C. The parameter drift values ( $\Delta$ ) applicable to the parameters scheduled, shall not be exceeded. In addition to these drift value requirements, the appropriate limit value specified for a given parameter in Table 2 shall not be exceeded. For H.T.R.B. Burn-in, the parameter drift values ( $\Delta$ ) shall be applied before the N-Channel (0 hours) and after the P-Channel (144 hours) burn-in. #### 4.7.2 Conditions for H.T.R.B. and Power Burn-in The requirements for H.T.R.B. and Power Burn-in are specified in Section 7 of ESA/SCC Generic Specification No. 9000. The conditions for H.T.R.B. and Power Burn-in shall be as specified in Tables 5(a), 5(b) and 5(c) of this specification. #### 4.7.3 <u>Electrical Circuits for H.T.R.B and Power Burn-in</u> Circuits for use in performing the H.T.R.B. and Power Burn-in tests are shown in Figures 5(a), 5(b) and 5(c) of this specification. PAGE 20 ISSUE 1 # TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - d.c. PARAMETERS | NO. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD<br>MIL-STD | TEST<br>FIG. | TEST CONDITIONS (PINS UNDER TEST D/F = DIP AND FP | LIM | ITS | UNIT | | | | | |----------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|--|--|--|--| | | | | 883 | rid. | C = CCP) | MIN | MAX | | | | | | | 1 | Functional Test 1 | 3(b) Verify Truth Table without Load. $V_{IL} = 0.3V, V_{IH} = 1.5V$ $V_{DD} = 2.0V, V_{SS} = 0V$ $t_r < 1.0\mu s, f = 10kHz (min)$ Note 1 | | - | - | - | | | | | | | | 2 | Functional Test 2 | - | - | 3(b) | Verify Truth Table without Load. $V_{IL} = 0.9V, V_{IH} = 3.15V$ $V_{DD} = 4.5V, V_{SS} = 0V$ $t_r = t_f < 500ns$ $f = 10kHz (min)$ Note 1 | ı | | • | | | | | | 3 | Functional Test 3 | - | - | 3(b) | Verify Truth Table without Load. $V_{IL} = 1.2V$ , $V_{IH} = 4.2V$ $V_{DD} = 6.0V$ , $V_{SS} = 0V$ $t_r = t_f < 400$ ns $f = 10$ kHz (min) Note 1 | · | - | - | | | | | | 4<br>to<br>5 | Quiescent Current | I <sub>DD</sub> | 3005 | 4(a) | $V_{IL}$ = 0V, $V_{IH}$ = 6.0V<br>$V_{DD}$ = 6.0V, $V_{SS}$ = 0V<br>All Outputs Open<br>(Pin D/F 14)<br>(Pin C 20) | ī | 0.1 | μA | | | | | | 6<br>to<br>13 | Input Current<br>Low Level | l <sub>IL</sub> | 3009 | 4(b) | $V_{IN}$ (Under Test) = 0V<br>$V_{IN}$ (Remaining Inputs)<br>= 6.0V<br>$V_{DD}$ = 6.0V, $V_{SS}$ = 0V<br>(Pins D/F 1-2-3-4-5-6-11-12)<br>(Pins C 2-3-4-6-8-9-16-18) | - | -50 | nA | | | | | | 14<br>to<br>21 | Input Current<br>High Level | I <sub>IH</sub> | 3010 | 4(c) | $V_{IN}$ (Under Test) = 6.0V<br>$V_{IN}$ (Remaining Inputs)<br>= 0V<br>$V_{DD}$ = 6.0V, $V_{SS}$ = 0V<br>(Pins D/F 1-2-3-4-5-6-11-12)<br>(Pins C 2-3-4-6-8-9-16-18) | - | 50 | nA | | | | | PAGE 21 ISSUE 1 # TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - d.c. PARAMETERS (CONT'D) | | | | | T | LIMI LIMI ONE " U.C. PANA | T | | <u> </u> | |-----|--------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----------| | NO. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | | LIN | IITS | UNIT | | | | | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | O'ATT | | 22 | Output Voltage<br>Low Level 1 | ow Level 1 $V_{IN}=1.5V,\ I_{OL}=20\mu A$ All Other Gates: $V_{IN}=0V$ $V_{DD}=2.0V,\ V_{SS}=0V$ (Pin D/F 8) (Pin C 12) | | | | | 0.1 | V | | 23 | Output Voltage<br>Low Level 2 | V <sub>OL2</sub> | 3007 | 4(d) | Gate Under Test: $V_{IN}=3.15V, I_{OL}=20\mu A$ All other Gates: $V_{IN}=0V$ $V_{DD}=4.5V, V_{SS}=0V$ (Pin D/F 8) (Pin C 12) | * | 0.1 | ٧ | | 24 | Output Voltage<br>Low Level 3 | V <sub>OL3</sub> | 3007 | 4(d) | Gate Under Test: $V_{IN}=4.2V$ , $I_{OL}=20\mu A$ All other Gates: $V_{IN}=0V$ $V_{DD}=6.0V$ , $V_{SS}=0V$ (Pin D/F 8) (Pin C 12) | • | 0.1 | V | | 25 | Output Voltage<br>Low Level 4 | V <sub>OL4</sub> | 3007 | 4(d) | Gate Under Test: $V_{IN}=3.15V$ , $I_{OL}=4.0$ mA All other Gates: $V_{IN}=0V$ $V_{DD}=4.5V$ , $V_{SS}=0V$ (Pin D/F 8) (Pin C 12) | J | 0.26 | V | | 26 | Output Voltage<br>Low Level 5 | V <sub>OL5</sub> | 3007 | 4(d) | Gate Under Test: $V_{IN} = 4.2V$ , $I_{OL} = 5.2mA$ All other Gates: $V_{IN} = 0V$ $V_{DD} = 6.0V$ , $V_{SS} = 0V$ (Pin D/F 8) (Pin C 12) | - | 0.26 | V | | 27 | Output Voltage<br>High Level 1 | V <sub>OH1</sub> | 3006 | 4(e) | Gate Under Test:<br>$V_{IN1} = 0.3V$ , $V_{IN2 to 8} = 1.5V$<br>$I_{OH} = -20\mu A$<br>All other Gates:<br>$V_{IN} = 0V$<br>$V_{DD} = 2.0V$ , $V_{SS} = 0V$<br>(Pin D/F 8)<br>(Pin C 12) | 1.9 | | V | PAGE 22 ISSUE 1 # TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - d.c. PARAMETERS (CONT'D) | | 1 | Υ | | | EWIPERATURE - G.C. PARA | 7 | 1001 | <u> </u> | |-----|--------------------------------|------------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|----------| | NO. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | 1 | LIN | IITS | UNIT | | | | | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | Olvii | | 28 | Output Voltage<br>High Level 2 | V <sub>OH2</sub> | 3006 | 4(e) | Gate Under Test: $V_{IN1}$ = 0.9V, $V_{IN2}$ to 8 = 3.15V $I_{OH}$ = -20 $\mu$ A All Other Gates: $V_{IN}$ = 0V $V_{DD}$ = 4.5V, $V_{SS}$ = 0V (Pin D/F 8) (Pin C 12) | 4.4 | - | V | | 29 | Output Voltage<br>High Level 3 | V <sub>OH3</sub> | 3006 | 4(e) | Gate Under Test: $V_{\text{IN1}} = 1.2 \text{V}, V_{\text{IN2 to 8}} = 4.2 \text{V}$ $I_{\text{OH}} = -20 \mu \text{A}$ All Other Gates: $V_{\text{IN}} = 0 \text{V}$ $V_{\text{DD}} = 6.0 \text{V}, V_{\text{SS}} = 0 \text{V}$ (Pin D/F 8) (Pin C 12) | 5.9 | - | V | | 30 | Output Voltage<br>High Level 4 | V <sub>OH4</sub> | 3006 | 4(e) | Gate Under Test: $V_{IN1}$ = 0.9V, $V_{IN2}$ to 8 = 3.15V $I_{OH}$ = -4.0mA All Other Gates: $V_{IN}$ = 0V $V_{DD}$ = 4.5V, $V_{SS}$ = 0V (Pin D/F 8) (Pin C 12) | 3.98 | - | V | | 31 | Output Voltage<br>High Level 5 | V <sub>OH5</sub> | 3006 | 4(e) | Gate Under Test: $V_{\text{IN1}} = 1.2 \text{V}, V_{\text{IN2 to 8}} = 4.2 \text{V}$ $I_{\text{OH}} = -5.2 \text{mA}$ All Other Gates: $V_{\text{IN}} = 0 \text{V}$ $V_{\text{DD}} = 6.0 \text{V}, V_{\text{SS}} = 0 \text{V}$ (Pin D/F 8) (Pin C 12) | 5.48 | - | V | | 32 | Threshold Voltage<br>N-Channel | V <sub>THN</sub> | - | 4(f) | A and B Inputs at Ground All Other Inputs: $V_{IN} = 5.0V$ $V_{DD} = 5.0V$ , $I_{SS} = -10\mu A$ (Pin D/F 7) (Pin C 10) | -0.45 | -1.45 | V | | 33 | Threshold Voltage<br>P-Channel | V <sub>THP</sub> | - | 4(g) | A and B Inputs at Ground All Other Inputs: V <sub>IN</sub> = -5.0Vdc V <sub>SS</sub> = -5.0V, I <sub>DD</sub> = 10μA (Pin D/F 14) (Pin C 20) | 0.45 | 1.35 | ٧ | PAGE 23 ISSUE 1 # TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - d.c. PARAMETERS (CONT'D) | NO. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST<br>FIG. | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | IŤS | UNIT | |----------------|----------------------------------------------|------------------|----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------| | | | OTWIEGE | MIL-STD<br>883 | | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | ONIT | | 34<br>to<br>41 | Input Clamp Voltage<br>(to V <sub>SS</sub> ) | V <sub>IC1</sub> | - | 4(h) | $I_{IN}$ (Under Test) = -0.1mA<br>$V_{DD}$ = Open, $V_{SS}$ = 0V<br>All Other Pins Open<br>(Pins D/F 1-2-3-4-5-6-11-<br>12)<br>(Pins C 2-3-4-6-8-9-16-18) | -0.4 | -0.9 | ٧ | | 42<br>to<br>49 | Input ClampVoltage<br>(to V <sub>DD</sub> ) | V <sub>IC2</sub> | · | 4(h) | $I_{\rm IN}$ (Under Test) = 0.1mA<br>$V_{\rm DD}$ = 0V, $V_{\rm SS}$ = Open,<br>All Other Pins Open<br>(Pins D/F 1-2-3-4-5-6-11-<br>12)<br>(Pins C 2-3-4-6-8-9-16-18) | 0.4 | 0.9 | V | #### NOTES - 1. Maximum time to output comparator strobe 30µs. - 2. Guaranteed but not tested. - 3. Measurements shall be performed on a 100% basis go-no-go, with read and record on a sample basis, LTPD7 (32 pieces) after Chart III (Burn-in) Tests. PAGE 24 ISSUE 1 #### TABLE 2 - ELECTRICAL MEASUREMENTS AT ROOM TEMPERATURE - a.c. PARAMETERS | NO | CHADACTEDICTION | 0.44504 | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | irs | | |----------------|----------------------------------------------|------------------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|------| | NO. | CHARACTERISTICS | SYMBOL | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | UNIT | | 50<br>to<br>57 | Input<br>Capacitance | C <sub>IN</sub> | 3012 | 4(i) | V <sub>IN</sub> (Not Under Test)<br>= 0Vdc<br>V <sub>DD</sub> = V <sub>SS</sub> = 0V<br>Note 2<br>(Pins D/F 1-2-3-4-5-6-11-<br>12)<br>(Pins C 2-3-4-6-8-9-16-<br>18) | - | 10 | pF | | 58 | Propagation Delay<br>Low to High<br>(A to Y) | t <sub>РLН</sub> | 3003 | 4(j) | Gate Under Test: $V_{IN1} = \text{Pulse Generator}$ $V_{IN2 \text{ to 8}} = V_{DD}$ $V_{IN} \text{ (Remaining Inputs)}$ $= 0V$ $V_{DD} = 4.5V, V_{SS} = 0V$ $\text{Note 3}$ $\frac{\text{Pins D/F}}{1 \text{ to 8}} = \frac{\text{Pins C}}{2 \text{ to 12}}$ | - | 26 | ns | | 59 | Propagation Delay<br>High to Low<br>(A to Y) | ₹PHL | 3003 | 4(j) | Gate Under Test: $V_{IN1} = \text{Pulse Generator}$ $V_{IN2 \text{ to 8}} = V_{DD}$ $V_{IN} \text{ (Remaining Inputs)}$ $= 0V$ $V_{DD} = 4.5V, V_{SS} = 0V$ $\text{Note 3}$ $\frac{\text{Pins D/F}}{1 \text{ to 8}} = \frac{\text{Pins C}}{2 \text{ to 12}}$ | - | 26 | ns | | 60 | Transition Time<br>Low to High | t <sub>TLH</sub> | 3004 | 4(j) | Gate Under Test: V <sub>IN1</sub> = Pulse Generator V <sub>IN2 to 8</sub> = V <sub>DD</sub> V <sub>IN</sub> (Remaining Inputs) = 0V V <sub>DD</sub> = 4.5V, V <sub>SS</sub> = 0V Note 3 (Pin D/F 8) (Pin C 12) | ſ | 15 | ns | | 61 | Transition Time<br>High to Low | ¹тн∟ | 3004 | 4(j) | Gate Under Test: V <sub>IN1</sub> = Pulse Generator V <sub>IN2 to 8</sub> = V <sub>DD</sub> V <sub>IN</sub> (Remaining Inputs) = 0V V <sub>DD</sub> = 4.5V, V <sub>SS</sub> = 0V Note 3 (Pin D/F 8) (Pin C 12) | | 15<br> | ns | PAGE 25 ISSUE 1 #### TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES | F | T | r | <u> </u> | | 7 | | ····· | | |----------------|-----------------------------|-----------------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-------| | NO. | CHARACTERISTICS | SYMBOL | TEST<br>METHOD | TEST | TEST CONDITIONS<br>(PINS UNDER TEST | LIM | its | UNIT | | | | | MIL-STD<br>883 | FIG. | D/F = DIP AND FP<br>C = CCP) | MIN | MAX | 5,411 | | 1 | Functional Test 1 | - | - | 3(b) | Verify Truth Table without Load. $V_{IL} = 0.3V, V_{IH} = 1.5V$ $V_{DD} = 2.0V, V_{SS} = 0V$ $t_r < 1.0 \mu s, f = 10 kHz (min)$ Note 1 | - | - | - | | 2 | Functional Test 2 | - | - | 3(b) | Verify Truth Table without Load. $V_{IL} = 0.9V, V_{IH} = 3.15V$ $V_{DD} = 4.5V, V_{SS} = 0V$ $t_r = t_f < 500ns$ $f = 10kHz (min)$ Note 1 | • | - | - | | 3 | Functional Test 3 | - | <del>-</del> | 3(b) | Verify Truth Table without Load. $V_{IL} = 1.2V, V_{IH} = 4.2V$ $V_{DD} = 6.0V, V_{SS} = 0V$ $t_r = t_f < 400 \text{ns}$ $f = 10 \text{kHz (min)}$ Note 1 | - | _ | - | | 4<br>to<br>5 | Quiescent Current | aal | 3005 | 4(a) | $V_{IL}$ = 0V, $V_{IH}$ = 6.0V<br>$V_{DD}$ = 6.0V, $V_{SS}$ = 0V<br>All Outputs Open<br>(Pin D/F 14)<br>(Pin C 20) | • | 2.0 | Aц | | 6<br>to<br>13 | Input Current<br>Low Level | | 3009 | 4(b) | $V_{IN}$ (Under Test) = 0V<br>$V_{IN}$ (Remaining Inputs)<br>= 6.0V<br>$V_{DD}$ = 6.0V, $V_{SS}$ = 0V<br>(Pins D/F 1-2-3-4-5-6-11-12)<br>(Pins C 2-3-4-6-8-9-16-18) | - | -1.0 | ДIA | | 14<br>to<br>21 | Input Current<br>High Level | I <sub>IH</sub> | 3010 | 4(c) | V <sub>IN</sub> (Under Test) = 6.0V<br>V <sub>IN</sub> (Remaining Inputs)<br>= 0V<br>V <sub>DD</sub> = 6.0V, V <sub>SS</sub> = 0V<br>(Pins D/F 1-2-3-4-5-6-11-12)<br>(Pins C 2-3-4-6-8-9-16-18) | _ | 1.0 | Ац | PAGE 26 ISSUE 1 # TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES (CONT'D) | | - | | TEST | | TEST CONDITIONS | | iits | | |-----|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------| | NO. | CHARACTERISTICS | SYMBOL | METHOD<br>MIL-STD<br>883 | TEST<br>FIG. | (PINS UNDER TEST<br>D/F = DIP AND FP<br>C = CCP) | MIN | MAX | UNIT | | 22 | Output Voltage<br>Low Level 1 | V <sub>OL1</sub> 3007 4(d) Gate Under Test: V <sub>IN</sub> = 1.5V, I <sub>OL</sub> = 20μA All Other Gates: V <sub>IN</sub> = 0V V <sub>DD</sub> = 2.0V, V <sub>SS</sub> = 0V (Pin D/F 8) (Pin C 12) | | | | | 0.1 | V | | 23 | Output Voltage<br>Low Level 2 | V <sub>OL2</sub> | 3007 | 4(d) | Gate Under Test: $V_{IN}=3.15V, I_{OL}=20\mu A$ All other Gates: $V_{IN}=0V$ $V_{DD}=4.5V, V_{SS}=0V$ (Pin D/F 8) (Pin C 12) | - | 0.1 | V | | 24 | Output Voltage<br>Low Level 3 | V <sub>OL3</sub> | 3007 | 4(d) | Gate Under Test: $V_{IN}=4.2V$ , $I_{OL}=20\mu A$ All other Gates: $V_{IN}=0V$ $V_{DD}=6.0V$ , $V_{SS}=0V$ (Pin D/F 8) (Pin C 12) | - | 0.1 | V | | 25 | Output Voltage<br>Low Level 4 | | | - | 0.4 | ٧ | | | | 26 | Output Voltage<br>Low Level 5 | V <sub>OL5</sub> | 3007 | 4(d) | Gate Under Test: $V_{IN} = 4.2V$ , $I_{OL} = 5.2mA$ All other Gates: $V_{IN} = 0V$ $V_{DD} = 6.0V$ , $V_{SS} = 0V$ (Pin D/F 8) (Pin C 12) | ī | 0.4 | V | | 27 | Output Voltage<br>High Level 1 | V <sub>OH1</sub> | 3006 | 4(e) | Gate Under Test:<br>$V_{IN1} = 0.3V$ , $V_{IN2 \text{ to } 8} = 1.5V$<br>$I_{OH} = -20\mu\text{A}$<br>All other Gates:<br>$V_{IN} = 0V$<br>$V_{DD} = 2.0V$ , $V_{SS} = 0V$<br>(Pin D/F 8)<br>(Pin C 12) | 1.9 | - | V | Rev. 'A' PAGE 27 ISSUE 1 # TABLE 3 - ELECTRICAL MEASUREMENTS AT HIGH AND LOW TEMPERATURES (CONT'D) | | TEST TEST CONDITIONS LIMITS | | | | | | | | |----------------|---------------------------------------------|------------------|-------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------| | NO. | CHARACTERISTICS | SYMBOL | METHOD<br>MIL-STD | TEST<br>FIG. | (PINS UNDER TEST<br>D/F = DIP AND FP | ~~~~ | T | UNIT | | | | | 883 | | C = CCP) | MIN | MAX | | | 28 | Output Voltage<br>High Level 2 | V <sub>OH2</sub> | 3006 | 4(e) | Gate Under Test: $V_{IN1} = 0.9V$ , $V_{IN2 \text{ to } 8} = 3.15V$ $I_{OH} = -20\mu\text{A}$ All Other Gates: $V_{IN} = 0V$ $V_{DD} = 4.5V$ , $V_{SS} = 0V$ (Pin D/F 8) (Pin C 12) | 4.4 | • | V | | 29 | Output Voltage<br>High Level 3 | V <sub>ОНЗ</sub> | 3006 | 4(e) | Gate Under Test: $V_{\text{IN1}} = 1.2 \text{V}, V_{\text{IN2 to 8}} = 4.2 \text{V}$ $I_{\text{OH}} = -20 \mu \text{A}$ All Other Gates: $V_{\text{IN}} = 0 \text{V}$ $V_{\text{DD}} = 6.0 \text{V}, V_{\text{SS}} = 0 \text{V}$ (Pin D/F 8) (Pin C 12) | 5.9 | - | V | | 30 | Output Voltage<br>High Level 4 | V <sub>OH4</sub> | 3006 | 4(e) | Gate Under Test: $V_{IN1} = 0.9V, V_{IN2 \text{ to } 8} = 3.15V$ $I_{OH} = -4.0\text{mA}$ All Other Gates: $V_{IN} = 0V$ $V_{DD} = 4.5V, V_{SS} = 0V$ (Pin D/F 8) (Pin C 12) | 3.7 | • | V | | 31 | Output Voltage<br>High Level 5 | V <sub>OH5</sub> | 3006 | 4(e) | Gate Under Test: $V_{\text{IN1}} = 1.2\text{V}, V_{\text{IN2 to 8}} = 4.2\text{V}$ $I_{\text{OH}} = -5.2\text{mA}$ All Other Gates: $V_{\text{IN}} = 0\text{V}$ $V_{\text{DD}} = 6.0\text{V}, V_{\text{SS}} = 0\text{V}$ (Pin D/F 8) (Pin C 12) | 5.2 | - | V | | 34<br>to<br>41 | Input Clamp Voltage<br>(to Vss) | V <sub>IC1</sub> | • | 4(h) | $I_{\rm IN}$ (Under Test) = -0.1mA<br>$V_{\rm DD}$ = Open, $V_{\rm SS}$ = 0V<br>All Other Pins Open<br>(Pins D/F 1-2-3-4-5-6-11-<br>12)<br>(Pins C 2-3-4-6-8-9-16-18) | -0.1 | -1.2 | V | | 42<br>to<br>49 | Input ClampVoltage<br>(to V <sub>DD</sub> ) | V <sub>IC2</sub> | - | 4(h) | $I_{\text{IN}}$ (Under Test) = 0.1mA<br>$V_{\text{DD}}$ = 0V, $V_{\text{SS}}$ = Open,<br>All Other Pins Open<br>(Pins D/F 1-2-3-4-5-6-11-<br>12)<br>(Pins C 2-3-4-6-8-9-16-18) | 0.1 | 1.2 | V | PAGE 28 ISSUE 1 #### FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS #### FIGURE 4(a) - QUIESCENT CURRENT TEST TABLE | PATTERN | INPUTS | | | | | | | | OUTPUTS | PACKAGE | D.C. S | UPPLY | |---------|--------|--------|--------|--------|--------|--------|----------|----------|---------|----------------|-------------------|-----------------| | NO. | 1<br>2 | 2<br>3 | 3<br>4 | 4<br>6 | 5<br>8 | 6<br>9 | 11<br>16 | 12<br>18 | 8<br>12 | DIL, FP<br>CCP | 7<br>10 | 14<br>20 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | OPEN | ~ | V <sub>\$\$</sub> | V <sub>DD</sub> | | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OPEN | | | • | #### **NOTES** - Figure 4 (a) illustrates one series of test patterns. Any other pattern series must be agreed with the Qualifying Space Agency and shall be included as an Appendix. Logic Level Definitions: $1 = V_{IH} = V_{DD}$ , $0 = V_{IL} = V_{SS}$ . #### FIGURE 4(b) - INPUT CURRENT LOW LEVEL #### FIGURE 4(c) - INPUT CURRENT HIGH LEVEL #### **NOTES** 1. Each input to be tested separately. #### NOTES 1. Each input to be tested separately. PAGE 29 ISSUE 1 #### FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS (CONTINUED) #### FIGURE 4(d) - OUTPUT VOLTAGE LOW LEVEL #### FIGURE 4(e) - OUTPUT VOLTAGE HIGH LEVEL # FIGURE 4(f) - THRESHOLD VOLTAGE N-CHANNEL FIGURE 4(g) - THRESHOLD VOLTAGE P-CHANNEL PAGE 30 ISSUE 1 # FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS (CONTINUED) #### FIGURE 4(h) - INPUT CLAMP VOLTAGE NOTES 1. Each input to be tested separately. #### FIGURE 4(i) - INPUT CAPACITANCE **NOTES** 1. Each input to be tested separately. 2. f = 100KHz to 1MHz. PAGE 31 **ISSUE** #### FIGURE 4 - CIRCUITS FOR ELECTRICAL MEASUREMENTS (CONTINUED) #### FIGURE 4(j) - PROPAGATION DELAY AND TRANSITION TIME #### **VOLTAGE WAVEFORMS** - 1. Pulse Generator $V_P = 0$ to $V_{DD}$ , $t_r$ and $t_f \le 6$ ns, f = 1.0MHz minimum, 50% Duty Cycle, $Z_{OUT} = 50\Omega$ . 2. $C_L = 50$ pF $\pm$ 5% including scope, wiring and stray capacitance without package in test fixture. PAGE 32 ISSUE 1 #### TABLE 4 - PARAMETER DRIFT VALUES | NO. | CHARACTERISTICS | SYMBOL | SPEC. AND/OR<br>TEST METHOD | TEST CONDITIONS | CHANGE<br>LIMITS<br>(Δ) | UNIT | |----------------|--------------------------------|------------------|-----------------------------|-----------------|-------------------------|------| | 4<br>to<br>5 | Quiescent Current | l <sub>DD</sub> | As per Table 2 | As per Table 2 | ±30 | nA | | 6<br>to<br>13 | Input Current<br>Low Level | I <sub>IL</sub> | As per Table 2 | As per Table 2 | ±20 | nA | | 14<br>to<br>21 | Input Current<br>High Level | liH | As per Table 2 | As per Table 2 | ±20 | nA | | 25 | Output Voltage<br>Low Level 4 | V <sub>OL4</sub> | As per Table 2 | As per Table 2 | ± 0.026 | V | | 30 | Output Voltage<br>High Level 4 | V <sub>OH4</sub> | As per Table 2 | As per Table 2 | ±0.2 | V | | 32 | Threshold Voltage<br>N-Channel | V <sub>THN</sub> | As per Table 2 | As per Table 2 | ± 0.3 | V | | 33 | Threshold Voltage<br>P-Channel | V <sub>THP</sub> | As per Table 2 | As per Table 2 | ±0.3 | V | PAGE 33 ISSUE 1 # TABLE 5(a) - CONDITIONS FOR BURN-IN HIGH TEMPERATURE REVERSE BIAS, N-CHANNELS | NO. | CHARACTERISTICS | SYMBOL | CONDITION | UNIT | |-----|---------------------------------------------------------------------|------------------|-------------------------|-------| | 1 | Ambient Temperature | T <sub>amb</sub> | + 125( + 0-5) | °C | | 2 | Outputs - (Pin D/F 8)<br>(Pin C 12) | V <sub>OUT</sub> | Open or V <sub>SS</sub> | - | | 3 | Inputs - (Pins D/F 1-2-3-4-5-6-11-12)<br>(Pins C 2-3-4-6-8-9-16-18) | V <sub>IN</sub> | V <sub>SS</sub> | V | | 4 | Positive Supply Voltage<br>(Pin D/F 14)<br>(Pin C 20) | V <sub>DD</sub> | 6.0( + 0-0.5) | V | | 5 | Negative Supply Voltage<br>(Pin D/F 7)<br>(Pin C 10) | V <sub>SS</sub> | 0 | V | | 6 | Duration | t | 72 | Hours | #### NOTES - 1. Input Protection Resistor = $680\Omega$ min. to $47k\Omega$ max. - 2. Output Load = $1k\Omega min$ . to $10k\Omega max$ . # TABLE 5(b) - CONDITIONS FOR BURN-IN HIGH TEMPERATURE REVERSE BIAS, P-CHANNELS | NO. | CHARACTERISTICS | SYMBOL | CONDITION | UNIT | |-----|---------------------------------------------------------------------|------------------|-------------------------|-------| | 1 | Ambient Temperature | T <sub>amb</sub> | + 125( + 0-5) | °C | | 2 | Outputs - (Pin D/F 8)<br>(Pin C 12) | V <sub>OUT</sub> | Open or V <sub>DD</sub> | - | | 3 | Inputs - (Pins D/F 1-2-3-4-5-6-11-12)<br>(Pins C 2-3-4-6-8-9-16-18) | V <sub>IN</sub> | V <sub>DD</sub> | V | | 4 | Positive Supply Voltage<br>(Pin D/F 14)<br>(Pin C 20) | V <sub>DD</sub> | 6.0( + 0-0.5) | V | | 5 | Negative Supply Voltage<br>(Pin D/F 7)<br>(Pin C 10) | V <sub>SS</sub> | 0 | V | | 6 | Duration | t | 72 | Hours | #### NOTES - 1. Input Protection Resistor = $680\Omega$ min. to $47k\Omega$ max. - 2. Output Load = $1k\Omega$ min. to $10k\Omega$ max. PAGE 34 ISSUE 1 # TABLE 5(c) - CONDITIONS FOR POWER BURN-IN AND OPERATING LIFE TEST | NO. | CHARACTERISTICS | | SYMBOL | CONDITIONS | UNIT | |-----|-------------------------------------------------------|------------------------------------------------------------|------------------|--------------------------------------------------------------------|------| | 1 | Ambient Temperature | | T <sub>amb</sub> | + 125( + 0-5) | °C | | 2 | Output - (Pin D/F 8)<br>(Pin C 12) | | Vout | $V_{DD}$ | V | | 3 | Inputs - | (Pins D/F 1-2-3-4-5-6-11-12)<br>(Pins C 2-3-4-6-8-9-16-18) | V <sub>IN</sub> | V <sub>GEN</sub> | Vac | | 4 | Pulse Voltage | | V <sub>GEN</sub> | 0V to V <sub>DD</sub> | Vac | | 5 | Pulse Frequency Square Wave | | f | 100k $\pm$ 10%<br>50 $\pm$ 15% Duty Cycle<br>$t_r = t_f \le$ 400ns | Hz | | 6 | Positive Supply Voltage<br>(Pin D/F 14)<br>(Pin C 20) | | V <sub>DD</sub> | 6.0(+0-0.5) | V | | 7 | Negative Supply Voltage<br>(Pin D/F 7)<br>(Pin C 10) | | V <sub>SS</sub> | 0 | V | #### **NOTES** - 1. Input Protection Resistor = $680\Omega$ min. to $47k\Omega$ max. - 2. Output Load = $1k\Omega$ min. to $10k\Omega$ max. PAGE 35 ISSUE # FIGURE 5(a) - ELECTRICAL CIRCUIT FOR BURN-IN HIGH TEMPERATURE REVERSE BIAS, N-CHANNELS **NOTES** 1. Pin numbers in parenthesis are for the chip carrier package. # FIGURE 5(b) - ELECTRICAL CIRCUIT FOR BURN-IN HIGH TEMPERATURE REVERSE BIAS, P-CHANNELS NOTES 1. Pin numbers in parenthesis are for the chip carrier package. PAGE 36 ISSUE 1 # FIGURE 5(c) - ELECTRICAL CIRCUIT FOR POWER BURN-IN AND OPERATING LIFE TEST **NOTES** 1. Pin numbers in parenthesis are for the chip carrier package. PAGE 37 ISSUE - # 4.8 <u>ENVIRONMENTAL AND ENDURANCE TESTS (CHARTS IV AND V OF ESA/SCC GENERIC SPECIFICATION NO. 9000)</u> #### 4.8.1 <u>Electrical Measurements on Completion of Environmental Tests</u> The parameters to be measured on completion of environmental tests are scheduled in Table 6. Unless otherwise stated, the measurements shall be performed at $T_{amb} = +22\pm3$ °C. #### 4.8.2 <u>Electrical Measurements at Intermediate Points during Endurance Tests</u> The parameters to be measured at intermediate points during endurance tests are as scheduled in Table 6 of this specification. Unless otherwise stated, the measurements shall be performed at $T_{amb} = +22 \pm 3$ °C. #### 4.8.3 <u>Electrical Measurements on Completion of Endurance Tests</u> The parameters to be measured on completion of endurance testing are as scheduled in Table 6 of this specification. Unless otherwise stated, the measurements shall be performed at $T_{amb} = +22 \pm 3$ °C. #### 4.8.4 Conditions for Operating Life Tests The requirements for operating life testing are specified in Section 9 of ESA/SCC Generic Specification No. 9000. The conditions for operating life testing shall be as specified in Table 5(c) of this specification. #### 4.8.5 <u>Electrical Circuits for Operating Life Tests</u> Circuits for use in performing the operating life tests are shown in Figure 5(c) of this specification. #### 4.8.6 Conditions for High Temperature Storage Test The requirements for the high temperature storage test are specified in ESA/SCC Generic Specification No. 9000. The temperature to be applied shall be the maximum storage temperature specified in Table 1(b) of this specification. #### 4.9 TOTAL DOSE IRRADIATION TESTING #### 4.9.1 Application If specified in Para. 4.2.1 of this specification, total dose irradiation testing shall be performed in accordance with the requirements of ESA/SCC Basic Specification No. 22900. #### 4.9.2 Bias Conditions Continuous bias shall be applied during irradiation testing as shown in Figure 6 of this specification. #### 4.9.3 Electrical Measurements The parameters to be measured prior to irradiation exposure are scheduled in Table 2 of this specification. Only devices which meet the requirements of Table 2 shall be included in the test sample. The parameters to be measured during and on completion of irradiation testing are scheduled in Table 7 of this specification. PAGE 38 ISSUE 1 # TABLE 6 - ELECTRICAL MEASUREMENTS ON COMPLETION OF ENVIRONMENTAL TESTS AND AT INTERMEDIATE POINTS AND ON COMPLETION OF ENDURANCE TESTING | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | r | ~ | | | | | | |----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CHARACTERISTICS | SYMBOL | SPEC. AND/OR | TEST | CHANGE<br>LIMITS<br>(Δ)<br>(NOTE 1) | ABSOLUTE | | UNIT | | | | TEST METHOD | CONDITIONS | | MIN | MAX | Oldi | | Functional Test 1 | ~ | As per Table 2 | As per Table 2 | - | - | _ | - | | Functional Test 2 | - | As per Table 2 | As per Table 2 | - | | - | | | Functional Test 3 | - | As per Table 2 | As per Table 2 | - | | - | - | | Quiescent Current | l <sub>DD</sub> | As per Table 2 | As per Table 2 | ±0.03 | ~ | 0.1 | μA | | Input Current<br>Low Level | l <sub>IL</sub> | As per Table 2 | As per Table 2 | ±20 | <b>.</b> | -50 | nA | | Input Current<br>High Level | lн | As per Table 2 | As per Table 2 | ±20 | ~ | 50 | nA | | Output Voltage<br>Low Level 4 | $V_{OL4}$ | As per Table 2 | As per Table 2 | ±0.026 | <b>*</b> | 0.26 | V | | Output Voltage<br>Low Level 5 | V <sub>OL5</sub> | As per Table 2 | As per Table 2 | ± 0.026 | • | 0.26 | ٧ | | Output Voltage<br>High Level 4 | V <sub>OH4</sub> | As per Table 2 | As per Table 2 | ± 0.2 | 3.98 | | V | | Output Voltage<br>High Level 5 | V <sub>OH5</sub> | As per Table 2 | As per Table 2 | ± 0.2 | 5.48 | • | V | | Threshold Voltage<br>N-Channel | V <sub>THN</sub> | As per Table 2 | As per Table 2 | ± 0.3 | -0.45 | -1.45 | V | | Threshold Voltage<br>P-Channel | $V_{THP}$ | As per Table 2 | As per Table 2 | ±0.3 | 0.45 | 1.35 | V | | | Functional Test 1 Functional Test 2 Functional Test 3 Quiescent Current Input Current Low Level Input Current High Level Output Voltage Low Level 4 Output Voltage Low Level 5 Output Voltage High Level 4 Output Voltage High Level 5 Threshold Voltage N-Channel Threshold Voltage | Functional Test 1 - Functional Test 2 - Functional Test 3 - Quiescent Current IDD Input Current Low Level IIIL Input Current High Level VOL4 Output Voltage Low Level 4 Output Voltage Low Level 5 Output Voltage High Level 4 Output Voltage High Level 5 Threshold Voltage VTHN Threshold Voltage VTHP | Functional Test 1 - As per Table 2 Functional Test 2 - As per Table 2 Functional Test 3 - As per Table 2 Guiescent Current IDD As per Table 2 Input Current Low Level IIIL As per Table 2 Input Current High Level IIIH As per Table 2 Output Voltage Low Level 4 Output Voltage Low Level 5 Output Voltage High Level 4 Output Voltage High Level 4 Output Voltage High Level 5 Threshold Voltage N-Channel Threshold Voltage VTHP As per Table 2 Threshold Voltage VTHP As per Table 2 | Functional Test 1 - As per Table 2 As per Table 2 Functional Test 2 - As per Table 2 As per Table 2 Functional Test 3 - As per Table 2 As per Table 2 Guiescent Current IDD As per Table 2 As per Table 2 Input Current Low Level IIL As per Table 2 As per Table 2 Input Current High Level IIH As per Table 2 As per Table 2 Output Voltage Low Level 4 Output Voltage Low Level 5 Output Voltage High Level 4 Output Voltage High Level 4 Output Voltage High Level 5 Threshold Voltage VOH5 As per Table 2 As per Table 2 Threshold Voltage VTHP As per Table 2 As per Table 2 Threshold Voltage VTHP As per Table 2 As per Table 2 Threshold Voltage VTHP As per Table 2 As per Table 2 | CHARACTERISTICS SYMBOL SPEC. AND/OR TEST METHOD Functional Test 1 - As per Table 2 Functional Test 2 - As per Table 2 Functional Test 3 - As per Table 2 Functional Test 3 - As per Table 2 As per Table 2 Functional Test 3 - As per Table 2 As per Table 2 Functional Test 3 - As per Table 2 As per Table 2 Functional Test 3 - As per Table 2 As per Table 2 Input Current Low Level Input Current High Level Input Current High Level Output Voltage Low Level 4 Output Voltage Low Level 5 Output Voltage High Level 4 Voh4 As per Table 2 ### Double Conception D | CHARACTERISTICS SYMBOL SPEC. AND/OR TEST METHOD TEST CONDITIONS LIMITS (Δ) (NOTE 1) ASSET METHOD Functional Test 1 - As per Table 2 As per Table 2 - - Functional Test 2 - As per Table 2 As per Table 2 - - Functional Test 3 - As per Table 2 As per Table 2 - - Quiescent Current Low Level I <sub>ID</sub> As per Table 2 As per Table 2 ± 0.03 - Input Current High Level I <sub>IH</sub> As per Table 2 As per Table 2 ± 20 - Output Voltage Low Level 4 V <sub>OL4</sub> As per Table 2 As per Table 2 ± 0.026 - Output Voltage High Level 4 V <sub>OH4</sub> As per Table 2 As per Table 2 ± 0.026 - Output Voltage High Level 5 V <sub>OH5</sub> As per Table 2 As per Table 2 ± 0.2 3.98 Threshold Voltage N-Channel V <sub>THN</sub> As per Table 2 As per Table 2 ± 0.3 -0.45 Threshold Voltage V <sub>THP</sub> As per Table 2 As per Table 2 | CHARACTERISTICS SYMBOL SPEC. AND/OR TEST METHOD TEST CONDITIONS LIMITS (Δ) (NOTE 1) MIN MAX Functional Test 1 - As per Table 2 As per Table 2 - - - Functional Test 2 - As per Table 2 As per Table 2 - - - Functional Test 3 - As per Table 2 As per Table 2 - - - Quiescent Current Low Level Ipput Current Low Level Ipput Current Low Level As per Table 2 As per Table 2 ± 20 - -50 Input Current High Level Ipput Current Low Level 4 Vol.4 As per Table 2 As per Table 2 ± 20 - 50 Output Voltage Low Level 4 Vol.4 As per Table 2 As per Table 2 ± 0.026 - 0.26 Output Voltage Low Level 5 Vol.5 As per Table 2 As per Table 2 ± 0.2 3.98 - Output Voltage High Level 4 Vol.5 As per Table 2 As per Table 2 ± 0.2 5.48 - Threshold Voltage N-Channel | #### **NOTES** <sup>1.</sup> The change limits ( $\Delta$ ) are applicable to the Operating Life test only. The change in parameters between initial and end point measurements shall not exceed the limits given. In addition, the absolute limits shall not be exceeded. PAGE 39 ISSUE 1 # FIGURE 6 - BIAS CONDITIONS FOR IRRADIATION TESTING #### **NOTES** - 1. Pin numbers in parenthesis are for the chip carrier package. - 2. Input Protection Resistor = $680\Omega$ min. to $47k\Omega$ maX. PAGE 40 ISSUE 1 # TABLE 7 - ELECTRICAL MEASUREMENT DURING AND ON COMPLETION OF IRRADIATION TESTING | NO. CHARACTERISTICS | | ~ I ~ Y \\ \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | SPEC. AND/OR | TEST | CHANGE<br>LIMITS<br>(Δ) | ABSOLUTE | | UNIT | |---------------------|--------------------------------|---------------------------------------------|----------------|----------------|-------------------------|----------|------|------| | | | O / MIDOL | TEST METHOD | CONDITIONS | | MIN | MAX | ONIT | | 4<br>to<br>5 | Quiescent Current | l <sub>DD</sub> | As per Table 2 | As per Table 2 | - | • | 10 | μA | | 32 | Threshold Voltage<br>N-Channel | $V_{THN}$ | As per Table 2 | As per Table 2 | ± 0.6 | -0.4 | -1.5 | ٧ | | 33 | Threshold Voltage<br>P-Channel | V <sub>THP</sub> | As per Table 2 | As per Table 2 | ± 0.6 | 0.4 | 1.4 | V | PAGE 41 ISSUE 1 #### APPENDIX 'A' Page 1 of 1 # AGREED DEVIATIONS FOR TEXAS INSTRUMENTS (F) | ITEMS AFFECTED | DESCRIPTION OF DEVIATIONS | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Para. 4.2.3 | Para. 9.9.2, "Electrical Measurements at High and Low Temperatures": Only a test result summary, based on go-no-go- tests and presented in histogram form is required. | Rev. 'B' PAGE 42 ISSUE 1 #### APPENDIX 'B' Page 1 of 1 # AGREED DEVIATIONS FOR STMICROELECTRONICS (F) | ITEMS AFFECTED | DESCRIPTION OF DEVIATIONS | | | |-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Para. 4.2.3 | Para. 7.1.1(b): Power Burn-in test is performed using STMicroelectronics Specification Ref.: 0019255. | | | | Para. 4.2.3 | Para. 9.23, High Temperature Reverse Bias Burn-in: The temperature limits of MIL-STD-883, Para. 4.5.8(c) may be used. Para. 9.24, Power Burn-in: The temperature limits of MIL-STD-883, Para. 4.5.8(c) may be used. | | | | Para. 4.2.4 | Para. 9.21.1, Operating Life During Qualification Testing: The temperature limits of MIL-STD-883, Para. 4.5.8(c) may be used. | | | | Para. 4.2.5 Para. 9.21.2, Operating Life Test During Lot Acceptance Testing: The temperation of MIL-STD-883, Para. 4.5.8(c) may be used. | | | |