

#### FLEXIBLE AND STRETCHABLE CIRCUIT TECHNOLOGIES FOR SPACE APPLICATIONS

#### M. CAUWE, T. STERKEN, F. BOSSUYT, J. DE BAETS, J. VANFLETEREN

#### CENTRE FOR MICROSYSTEMS TECHNOLOGY, IMEC AND GHENT UNIVERSITY, TECHNOLOGY PARK 914, B-9052 GHENT, BELGIUM

5<sup>TH</sup> ELECTRONIC MATERIALS, PROCESSES AND PACKAGING FOR SPACE

MAY, 20 – 22, 2014, ESTEC, NOORDWIJK, THE NETHERLANDS





# CONTENTS

Introduction

Component embedding in PCB

Ultra-Thin Chip Package

Stretchable Moulded Interconnect

Relevance to space applications

Conclusion



# INTRODUCTION

Space products used to drive technology development

Consumer electronics or now driving advances in packaging and interconnection

- Reduction in form factor
- Increased functional density
- Enlarged user comfort

### Space applications also benefit from

- Reduced volume and weight
- Increased electrical performance
- Larger design freedom

imec 🕻

Improved interconnect reliability

# **COMPONENT EMBEDDING (PCB)**

Passive Component Embedding for Space Applications (PCESA) project (ESA/TRP)

Goal

Investigate the suitability of embedding passive components in printed circuit boards for space applications

Approach

- Overview of available technologies for component embedding
- Evaluation of reliability of passive component embedding
- Realization of a functional demonstrator
- Procedures for procurement and qualification of PCBs with embedded components for space applications



# **COMPONENT EMBEDDING**



#### Component assembly





#### Core lamination



#### Embedded Component Packaging technology from AT&S

- Active and passive components
- Microvia interconnection
- System-in-Package or System-in-Board



Reduce package thickness by order of magnitude

- Ultra-thin chip (20 30 µm thickness)
- Embedded in polyimide layers
- Fan-out interconnection scheme





#### Process flow for realizing the ultra-thin chip package



- Evaporate KCL release layer
- Spin & cure bottom polyimide
- Place thinned die
- Spin, pattern & cure cavity layer
- Apply ENIG finish
- Spin, pattern & cure via layer
- Apply metallisation seed layer
- Electroplate Cu
- Pattern and etch Cu
- Release UTCP

UTCPs can be surface-mounted or embedded into (flexible) printed circuit board







Principle of stretchable interconnections







imec Cmst © IMEC 2014 M. CAUWE – 5TH ELECTRONIC MATERIALS, PROCESSES AND PACKAGING FOR SPACE – ESTEC – MAY 20 – 22, 2014

#### SMI Process flow - part I



SMI Process flow - part 2



### Cyclic endurance testing of meanders



One-time deformable applications



## RELEVANCE FOR SPACE APPLICATIONS

Reduction in size and weight by miniaturization and circuit deformability

Reliability is not proven, but promising

- Embedded UTCP as true solderless interconnection
- Stretchable interconnections to absorb shock and vibrations





C 2014 M. CAUWE – 5TH ELECTRONIC MATERIALS, PROCESSES AND PACKAGING FOR SPACE – ESTEC – MAY 20 – 22, 2014

# CONCLUSION

Two emerging technologies for flexible packaging and stretchable interconnections

- UTCP technology makes it possible to realize chip packages with a total thickness of less than 100 µm.
- Stretchable interconnections in the form of encapsulated meanders can survive tens of thousands of stretching cycles of up to 10 % elongation.

#### Benefits for space applications

- New form factors with increased functional density
- Potentially improved reliability in harsh environments



