

## MEMO

| Date | 15th of January 2016                                                                                                                                                          | Ref  | ESA-TECQTM-MO-1143 issue 1                                                  |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------|
| From | Carole Villette                                                                                                                                                               | Visa | T. Ghidini                                                                  |
| То   | Companies having ESA Approved<br>Summary Tables or under verification<br>programme, ESA skills training school,<br>ESA recommended outsourcing<br>companies, ESA PA Managers, | Сору | G. Corocher, J. Hokka, R. de Marino,<br>A. Pesce, L. Marchand, Th. Battault |

## Subject: Devices that have shown anomalies during assembly on laminates or during verification programme as per ECSS-Q-ST-70-38

This memo is the update of the TEC-QT/2012/206/CV and the ESA-TECQTM-MO-1143.

The changes between the different issues are highlighted in blue.

During the past years some failures on solder joints or in devices have been identified at the completion of the environmental testing performed in compliance with the ECSS-Q-ST-70-38C.

The intention of this memo is to allow all parties to be aware of the possible anomalies. This memo can be considered as informative. The objective is that each company will compile and maintain its own list of sensitive devices.

The assembly of the devices is considered sensitive when:

-The crack in the solder joint is longer than 75% of acceptable crack or when other anomalies have been identified after assembly and/or at the completion of the verification programme.

-The failure in the solder joints and/or in the devices has been noticed in many occasions by different end users.

Some of these listed sensitive devices may require higher number of devices to be verification tested as identified in the TEC-QT/2013/398/CV Memo.

The list of the devices is not exhaustive. This list may be updated once new anomalies are identified. The list of devices for which anomalies have been observed is uploaded on the escies website (www.escies.org).



| Component                | Package<br>type                                  | Type of<br>failure                                                | Possible<br>cause of the<br>failure                                                                                                   | Possible preventive action                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------|--------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Chip<br>Resistor         | R1206,<br>R2010,<br>R2512                        | Cracks in the solder joint                                        | CTE mismatch<br>between PCB<br>and<br>component                                                                                       | - To increase the stand off.<br>Such corrective action may<br>not be sufficient.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Chip resistor<br>network | Resistor<br>network                              | Cracks in the solder joint                                        | CTE mismatch<br>between PCB<br>and<br>component                                                                                       | - To increase the stand off.<br>Such corrective action may<br>not be sufficient.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Chip<br>Capacitors       | Any of<br>ceramic of<br>type 2                   | Crack in the<br>ceramic<br>initiated at the<br>end<br>termination | -Thermal<br>shock that may<br>be caused<br>during<br>pretinning<br>and or<br>assembly,<br>- Assembled<br>part having<br>been reworked | <ul> <li>-Preparation and assembly<br/>procedures to be compliant<br/>to component<br/>manufacturer<br/>recommendations<br/>(preheating of the board,<br/>device and limited delta<br/>temperature between iron<br/>tip and component),</li> <li>-Pretinning is not<br/>recommended.</li> <li>- Due to the sensitivity to<br/>thermal shock ESA does<br/>not accept rework to be<br/>performed on such devices.<br/>Therefore in case of non<br/>conform solder joint the<br/>device is changed.</li> </ul> |
| Chip<br>capacitors       | Size C1825<br>type 1 and<br>type 2 and<br>bigger | Cracks in the solder joint                                        | -CTE<br>mismatch                                                                                                                      | To increase the solder stand off when possible.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Active<br>components     | LCCs                                             | Crack in the<br>solder joint                                      | CTE mismatch<br>between PCB<br>and<br>component                                                                                       | <ul> <li>-Degolding/ pretinning and<br/>soldering temperature used<br/>need to be compliant to the<br/>component manufacturer<br/>datasheet to avoid damage<br/>of the device,</li> <li>- To increase the stand off</li> <li>-Increase of stand off may<br/>not be sufficient (risk of<br/>poor wetting due to high<br/>thermal dissipation),</li> <li>-another possible<br/>alternative is to solder the<br/>device upside down and<br/>add gull wing terminations</li> </ul>                              |



| Tantalum<br>capacitors | CWR06                                               | Crack in the<br>device. Crack<br>in the epoxy<br>between the<br>tantalum and<br>the terminal. | Component<br>technology                                                                                                                                                         | <ul> <li>(need of verification in<br/>compliance with ECSS). In<br/>this case the change of<br/>solder footprint is needed.</li> <li>To solder upside down<br/>and have long wiring<br/>implemented.</li> <li>It is recommended to use<br/>TAJ/ CWR packages as<br/>these parts are less<br/>sensitive to package<br/>damage.</li> <li>To avoid not needed<br/>thermal stress on the<br/>device (e.g. pretinning)</li> </ul> |
|------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | SMDs<br>(SMD0.5,<br>SMD1,<br>SMD2,<br>SMD5C)        | Crack in the<br>ceramic                                                                       | CTE mismatch<br>between PCB<br>and<br>component                                                                                                                                 | <ul> <li>Procurement of package<br/>with leaded terminations.</li> <li>Assembly upside down<br/>using thermal adhesive and<br/>addition of wires or<br/>ribbons. This alternative<br/>needs to be verification<br/>tested in compliance with<br/>ECSS . This configuration<br/>may not be adapted for<br/>high thermal dissipation<br/>need.</li> </ul>                                                                      |
|                        | SMDs with<br>ribbons<br>assembled<br>upside<br>down | Crack in the<br>ceramic                                                                       | Component<br>construction                                                                                                                                                       | -Minimum degolding and<br>pretinning temperature to<br>be applied<br>-Soldering with hot air the<br>ribbons onto the terminals.                                                                                                                                                                                                                                                                                              |
| Oscillator             | JLCC4<br>with<br>bottom<br>brazed<br>terminals      | Crack in the<br>solder joint                                                                  | CTE<br>mismatch/<br>component<br>design<br>Failure due to<br>excessive<br>stiffeness in<br>the leads that<br>does allow any<br>stress relief<br>during<br>environmental<br>test | -To wire the connection<br>(functional impact shall be<br>evaluated)<br>-Use of an alternative<br>package                                                                                                                                                                                                                                                                                                                    |
| Stacked                | SOP from                                            | -Crack in the                                                                                 | СТЕ                                                                                                                                                                             | -The parts can be procured                                                                                                                                                                                                                                                                                                                                                                                                   |



| 1.                                  | 0.0                                 | 11                                                                                  |                                                 |                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| devices                             | 3D+                                 | solder joint<br>-Unacceptable<br>solder height<br>at heel when<br>hand<br>soldering | mismatch/<br>component<br>design                | with shortened leads that<br>allow better solder flow and<br>allow proper solder at heel<br>fillet.                                                                                                                                                                                                                                                                      |
| Stacked<br>capacitors               | CNCXX                               | - poor wetting<br>due to finish<br>type 10 (Ag<br>98%)                              | Component<br>technology                         | - To pre-tin the device                                                                                                                                                                                                                                                                                                                                                  |
| Photo<br>transistor                 | Pill from<br>micropac               | - Cracks in the<br>solder joint of<br>the two small<br>terminals                    | CTE mismatch<br>between PCB<br>and<br>component | <ul> <li>To degold and pretin at<br/>temperature compliant to<br/>the component<br/>manufacturer<br/>recommendations.</li> <li>Not to solder the bottom<br/>part on the PCB but to<br/>make a wiring connection.</li> </ul>                                                                                                                                              |
| Inductor                            | Coilcraft<br>inductor<br>AE235 type | Poor wetting<br>of the<br>terminals                                                 | Component<br>technology                         | -To request coilcraft for<br>additional cleaning of the<br>terminal to remove the<br>contamination from the<br>enamel present on the<br>terminal.                                                                                                                                                                                                                        |
|                                     | Enamel<br>wire                      | Short due to<br>damaged<br>enamel                                                   |                                                 | -To inspect the wire to<br>ensure absence of any<br>damage in the insulation,<br>-Procurement of a double<br>enamel layer is<br>recommended to reduce<br>the risk of short,<br>-Another alternative is to<br>add an insulation (kapton,<br>brady label, filled<br>varnish) between the wire<br>and the metallic part to<br>avoid direct contact with<br>metallic traces. |
| Bottom<br>terminated<br>chip device | QFN                                 | Cracks in the solder joint                                                          | CTE mismatch<br>between PCB<br>and<br>component | -To increase stand off                                                                                                                                                                                                                                                                                                                                                   |

**Table 1:** List of devices that have shown anomalies during the assembly verification as per ECSS-Q-ST-70-38 on PCB laminates.